Area-efficient multipliers for digital signal processing applications

被引:110
|
作者
Kidambi, SS [1 ]
ElGuibaly, F [1 ]
Antoniou, A [1 ]
机构
[1] UNIV VICTORIA,DEPT ELECT & COMP ENGN,VICTORIA,BC V8W 3P6,CANADA
基金
加拿大自然科学与工程研究理事会;
关键词
D O I
10.1109/82.486455
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An area-efficient parallel sign-magnitude multiplier that receives two N-bit numbers and produces an N-bit product, referred to as a truncated multiplier, is described, The quantization of the product to N bits is achieved by omitting about half the adder cells needed to add the partial products but in order to keep the quantization error to a minimum, probabilistic biases are obtained and are then fed to the inputs of the retained adder cells, The truncated multiplier requires approximately 50% of the area of a standard parallel multiplier. The paper then shows that this design strategy can also be applied for the design of two's-complement multipliers. The paper concludes with the application of the truncated multiplier for the implementation of a digital filter and it is shown that the signal-to-noise ratio of the digital filter using a truncated multiplier is better than that using a standard multiplier.
引用
收藏
页码:90 / 95
页数:6
相关论文
共 50 条
  • [1] An Efficient Design for Area-Efficient Truncated Adaptive Booth Multiplier for Signal Processing Applications
    Radhakrishnan, S.
    Karn, Rakesh Kumar
    Nirmalraj, T.
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2021, 30 (03)
  • [2] Area-efficient parallel adder with faithful approximation for image and signal processing applications
    Palanisamy, Gnanambikai
    Natarajan, Vijeyakumar Krishnasamy
    Sundaram, Kalaiselvi
    [J]. IET IMAGE PROCESSING, 2019, 13 (13) : 2587 - 2594
  • [3] Computationally efficient bicomplex multipliers for digital signal processing
    Toyoshima, H
    [J]. IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 1998, E81D (02) : 236 - 238
  • [4] VLSI Implementation of Area-Efficient Truncated Modified Booth Multiplier for Signal Processing Applications
    Vijeyakumar, K. N.
    Sumathy, V.
    Elango, S.
    [J]. ARABIAN JOURNAL FOR SCIENCE AND ENGINEERING, 2014, 39 (11) : 7795 - 7806
  • [5] VLSI Implementation of Area-Efficient Truncated Modified Booth Multiplier for Signal Processing Applications
    K. N. Vijeyakumar
    V. Sumathy
    S. Elango
    [J]. Arabian Journal for Science and Engineering, 2014, 39 : 7795 - 7806
  • [6] On area-efficient low power array multipliers
    Wang, YK
    Jiang, YT
    Sha, E
    [J]. ICECS 2001: 8TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-III, CONFERENCE PROCEEDINGS, 2001, : 1429 - 1432
  • [7] High speed and area-efficient multiply accumulate (MAC) unit for digital signal prossing applications
    Abdelgawad, A.
    Bayoumi, Magdy
    [J]. 2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 3199 - 3202
  • [8] Area-Efficient Multipliers Based on Multiple-Radix Representations
    Dimitrov, Vassil S.
    Jarvinen, Kimmo U.
    Adikari, Jithra
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2011, 60 (02) : 189 - 201
  • [9] Efficient Logarithmic Converters for Digital Signal Processing Applications
    De Caro, Davide
    Petra, Nicola
    Strollo, Antonio G. M.
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2011, 58 (10) : 667 - 671
  • [10] Area-Efficient Reconfigurable Architecture for Media Processing
    Mitsuyama, Yukio
    Takahashi, Kazuma
    Imai, Rintaro
    Hashimoto, Masanori
    Onoye, Takao
    Shirakawa, Isao
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2008, E91A (12) : 3651 - 3662