Area-efficient multipliers for digital signal processing applications

被引:110
|
作者
Kidambi, SS [1 ]
ElGuibaly, F [1 ]
Antoniou, A [1 ]
机构
[1] UNIV VICTORIA,DEPT ELECT & COMP ENGN,VICTORIA,BC V8W 3P6,CANADA
基金
加拿大自然科学与工程研究理事会;
关键词
D O I
10.1109/82.486455
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An area-efficient parallel sign-magnitude multiplier that receives two N-bit numbers and produces an N-bit product, referred to as a truncated multiplier, is described, The quantization of the product to N bits is achieved by omitting about half the adder cells needed to add the partial products but in order to keep the quantization error to a minimum, probabilistic biases are obtained and are then fed to the inputs of the retained adder cells, The truncated multiplier requires approximately 50% of the area of a standard parallel multiplier. The paper then shows that this design strategy can also be applied for the design of two's-complement multipliers. The paper concludes with the application of the truncated multiplier for the implementation of a digital filter and it is shown that the signal-to-noise ratio of the digital filter using a truncated multiplier is better than that using a standard multiplier.
引用
收藏
页码:90 / 95
页数:6
相关论文
共 50 条
  • [41] An area-efficient differential input ADC with digital common mode rejection
    Fogleman, E
    Galton, L
    Jensen, H
    [J]. ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2: ANALOG AND DIGITAL CIRCUITS, 1999, : 347 - 350
  • [42] A versatile digital pulsewidth modulation architecture with area-efficient FPGA implementation
    Foley, RF
    Kavanagh, RC
    Marnane, WP
    Egan, MG
    [J]. 2005 IEEE 36TH POWER ELECTRONIC SPECIALISTS CONFERENCE (PESC), VOLS 1-3, 2005, : 2609 - 2615
  • [43] Area-Efficient Mixed-Signal Time-to-Digital Converter Integration for Time-Resolved Photon Counting
    Moreno, Sergio
    Moro, Victor
    Canals, Joan
    Dieguez, Angel
    [J]. SENSORS, 2024, 24 (17)
  • [44] A Nanowatt Area-Efficient 16-Channel Bandpass Filterbank with Floating Active Capacitance Multiplier for Acoustic Signal Processing
    Zhang, Zhongyi
    Goh, Wang Ling
    Gao, Yuan
    [J]. 2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,
  • [45] AREA OPTIMIZATION OF ROM-BASED CONTROLLERS DEDICATED TO DIGITAL SIGNAL PROCESSING APPLICATIONS
    Le Gal, Bertrand
    Ribon, Aurelien
    Bossuet, Lilian
    Dallet, Dominique
    [J]. 18TH EUROPEAN SIGNAL PROCESSING CONFERENCE (EUSIPCO-2010), 2010, : 547 - 551
  • [46] Design of an area-efficient multiplier
    Kumar, Naman S.
    Shravan, S. D.
    Sudhanva, N. G.
    Hande, Shreyas V.
    Kumar, Praveen Y. G.
    [J]. 2017 INTERNATIONAL CONFERENCE ON RECENT ADVANCES IN ELECTRONICS AND COMMUNICATION TECHNOLOGY (ICRAECT), 2017, : 329 - 332
  • [47] Area-efficient 2-D shift-variant convolvers for FPGA-based digital image processing
    Cardells-Tormo, F
    Molinet, PL
    [J]. 2005 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS - DESIGN AND IMPLEMENTATION (SIPS), 2005, : 209 - 213
  • [48] Area-efficient 2-D shift-variant convolvers for FPGA-based digital image processing
    Cardells-Tormo, F
    Molinet, PL
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (02) : 105 - 109
  • [49] Novel Area-Efficient FPGA Architectures for FIR Filtering With Symmetric Signal Extension
    Benkrid, AbdSamad
    Benkrid, Khaled
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2009, 17 (05) : 709 - 722
  • [50] An Area-Efficient BCH Codec with Echelon Scheduling for NAND Flash Applications
    Yang, Chi-Heng
    Chen, Yi-Hsun
    Chang, Hsie-Chia
    [J]. 2013 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS (ICC), 2013, : 4332 - +