Novel Area-Efficient FPGA Architectures for FIR Filtering With Symmetric Signal Extension

被引:7
|
作者
Benkrid, AbdSamad [1 ]
Benkrid, Khaled [2 ]
机构
[1] Queens Univ Belfast, Sch Comp Sci, Belfast BT7 1NN, Antrim, North Ireland
[2] Univ Edinburgh, Sch Engn & Elect, Edinburgh EH9 3JL, Midlothian, Scotland
关键词
Field-programmable gate array (FPGA); finite-impulse response (FIR) filter; symmetric boundary processing;
D O I
10.1109/TVLSI.2009.2016715
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents four novel area-efficient field-programmable gate-array (FPGA) bit-parallel architectures of finite impulse response (FIR) filters that smartly support the technique of symmetric signal extension while processing finite length signals at their boundaries. The key to this is a clever use of variable-depth shift registers which are efficiently implemented in Xilinx FPGAs in the form of shift register logic (SRL) components. Comparisons with the conventional architecture of FIR filter with symmetric boundary processing show considerable area saving especially with long-tap filters. For instance, our architecture implementation of the 8-tap low Daubechies-8 FIR filter achieves similar to 30% reduction in the area requirement (in terms of slices) compared to the conventional architecture while maintaining the same throughput. Two of the above-cited novel architectures are dedicated to the special case of symmetric FIR filters. The first architecture is highly area-efficient but requires a clock frequency doubler. While this reduces the overall processing speed (to a maximum of 2), it does maintain a high throughput. Moreover, this speed penalty is cancelled in bi-phase filters which are widely used in multirate architectures (e.g., wavelets). Our second symmetric FIR filter architecture saves less logic than the first architecture (e.g., 10% with the 9-tap low Biorthogonal 9&7 symmetric filter instead of 37% with the first architecture) but overcomes its speed penalty as it matches the throughput of the conventional architecture.
引用
收藏
页码:709 / 722
页数:14
相关论文
共 50 条
  • [1] Novel area-efficient and flexible architectures for optimal Ate pairing on FPGA
    Oussama Azzouzi
    Mohamed Anane
    Mouloud Koudil
    Mohamed Issad
    Yassine Himeur
    The Journal of Supercomputing, 2024, 80 : 2633 - 2659
  • [2] Novel Area-Efficient and Flexible Architectures for Optimal Ate Pairing on FPGA
    Azzouzi, Oussama
    Anane, Mohamed
    Koudil, Mouloud
    Issad, Mohamed
    Himeur, Yassine
    arXiv, 2023,
  • [3] Novel area-efficient and flexible architectures for optimal Ate pairing on FPGA
    Azzouzi, Oussama
    Anane, Mohamed
    Koudil, Mouloud
    Issad, Mohamed
    Himeur, Yassine
    JOURNAL OF SUPERCOMPUTING, 2024, 80 (02): : 2633 - 2659
  • [4] Novel Structure for Area-Efficient Implementation of FIR Filters
    Lou, Xin
    Meher, Pramod Kumar
    Yu, Yajun
    Ye, Wenbin
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2017, 64 (10) : 1212 - 1216
  • [5] FPGA architecture to perform symmetric extension on signals for handling border discontinuities in FIR filtering
    Kumar, Kasetty Praveen
    Kanhe, Aniruddha
    COMPUTERS & ELECTRICAL ENGINEERING, 2022, 103
  • [6] FPGA-based area-efficient specific radar signal processor
    Chen, H
    Liu, M
    Han, YQ
    PROCEEDINGS OF THE 8TH JOINT CONFERENCE ON INFORMATION SCIENCES, VOLS 1-3, 2005, : 408 - 411
  • [7] Area-Efficient Parallel FIR Digital Filter Structures for Symmetric Convolutions Based on Fast FIR Algorithm
    Tsao, Yu-Chi
    Choi, Ken
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (02) : 366 - 371
  • [8] Reconfigurable and area-efficient architecture for symmetric FIR filters with powers-of-two coefficients
    Lee, Dongwon
    2007 INNOVATIONS IN INFORMATION TECHNOLOGIES, VOLS 1 AND 2, 2007, : 382 - 386
  • [9] FPGA-based High-Throughput and Area-Efficient Architectures of the Hummingbird Cryptography
    Min, Biao
    Cheung, Ray C. C.
    Han, Yan
    IECON 2011: 37TH ANNUAL CONFERENCE ON IEEE INDUSTRIAL ELECTRONICS SOCIETY, 2011, : 3998 - 4002
  • [10] Area-Efficient Architectures of KASUMI Block Cipher
    Yasir
    Wu, Ning
    Yahya, Muhammad Rehan
    Bi, Qiangjia
    2018 21ST SAUDI COMPUTER SOCIETY NATIONAL COMPUTER CONFERENCE (NCC), 2018,