Novel Area-Efficient FPGA Architectures for FIR Filtering With Symmetric Signal Extension

被引:7
|
作者
Benkrid, AbdSamad [1 ]
Benkrid, Khaled [2 ]
机构
[1] Queens Univ Belfast, Sch Comp Sci, Belfast BT7 1NN, Antrim, North Ireland
[2] Univ Edinburgh, Sch Engn & Elect, Edinburgh EH9 3JL, Midlothian, Scotland
关键词
Field-programmable gate array (FPGA); finite-impulse response (FIR) filter; symmetric boundary processing;
D O I
10.1109/TVLSI.2009.2016715
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents four novel area-efficient field-programmable gate-array (FPGA) bit-parallel architectures of finite impulse response (FIR) filters that smartly support the technique of symmetric signal extension while processing finite length signals at their boundaries. The key to this is a clever use of variable-depth shift registers which are efficiently implemented in Xilinx FPGAs in the form of shift register logic (SRL) components. Comparisons with the conventional architecture of FIR filter with symmetric boundary processing show considerable area saving especially with long-tap filters. For instance, our architecture implementation of the 8-tap low Daubechies-8 FIR filter achieves similar to 30% reduction in the area requirement (in terms of slices) compared to the conventional architecture while maintaining the same throughput. Two of the above-cited novel architectures are dedicated to the special case of symmetric FIR filters. The first architecture is highly area-efficient but requires a clock frequency doubler. While this reduces the overall processing speed (to a maximum of 2), it does maintain a high throughput. Moreover, this speed penalty is cancelled in bi-phase filters which are widely used in multirate architectures (e.g., wavelets). Our second symmetric FIR filter architecture saves less logic than the first architecture (e.g., 10% with the 9-tap low Biorthogonal 9&7 symmetric filter instead of 37% with the first architecture) but overcomes its speed penalty as it matches the throughput of the conventional architecture.
引用
收藏
页码:709 / 722
页数:14
相关论文
共 50 条
  • [41] Area efficient FIR filters for high speed FPGA implementation
    Macpherson, K. N.
    Stewart, R. W.
    IEE PROCEEDINGS-VISION IMAGE AND SIGNAL PROCESSING, 2006, 153 (06): : 711 - 720
  • [42] Coefficient transformations for area-efficient implementation of multiplier-less FIR filters
    Mehendale, M
    Roy, SB
    Sherlekar, SD
    Venkatesh, G
    ELEVENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1997, : 110 - 115
  • [43] A novel ACS scheme for area-efficient Viterbi decoders
    Zhu, Y
    Benaissa, M
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II: COMMUNICATIONS-MULTIMEDIA SYSTEMS & APPLICATIONS, 2003, : 264 - 267
  • [44] Area-Efficient Architectures for Large Integer and Quadruple Precision Floating Point Multipliers
    Jaiswal, Manish Kumar
    Cheung, Ray C. C.
    2012 IEEE 20TH ANNUAL INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES (FCCM), 2012, : 25 - 28
  • [45] Area-efficient systolic architectures for inversions over GF(2m)
    Yan, ZY
    Sarwate, DV
    Liu, ZZ
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 5838 - 5841
  • [46] New fast and area-efficient pipeline 3-D DCT architectures
    Al-Azawi, Saad
    Nibouche, Omar
    Boussakta, Said
    Lightbody, Gaye
    DIGITAL SIGNAL PROCESSING, 2019, 84 : 15 - 25
  • [47] Energy- and Area-Efficient Architectures through Application Clustering and Architectural Heterogeneity
    Strozek, Lukasz
    Brooks, David
    ACM TRANSACTIONS ON ARCHITECTURE AND CODE OPTIMIZATION, 2009, 6 (01)
  • [48] Area-Efficient Pipelining for FPGA-Targeted High-Level Synthesis
    Zhao, Ritchie
    Tan, Mingxing
    Dai, Steve
    Zhang, Zhiru
    2015 52ND ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2015,
  • [49] A Scalable and Area-Efficient Configuration Circuitry for Semi-Custom FPGA Design
    Gore, Ganesh
    Tang, Xifan
    Gaillardon, Pierre-Emmanuel
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2023, 31 (08) : 1128 - 1139
  • [50] An Area-Efficient FPGA Realisation of a Codebook-Based Image Compression Method
    Zipf, Peter
    Hinkelmann, Heiko
    Shao, Hui
    Dogaru, Radu
    Glesner, Manfred
    PROCEEDINGS OF THE 2008 INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY, 2008, : 349 - +