Energy- and Area-Efficient Architectures through Application Clustering and Architectural Heterogeneity

被引:0
|
作者
Strozek, Lukasz [1 ]
Brooks, David [1 ]
机构
[1] Harvard Univ, Cambridge, MA 02138 USA
关键词
Performance; Design; Efficient custom architectures; heterogeneous ISA processors;
D O I
10.1145/1509864.1509868
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Customizing architectures for particular applications is a promising approach to yield highly energy-efficient designs for embedded systems. This work explores the benefits of architectural customization for a class of embedded architectures typically used in energy-and area-constrained application domains, such as sensor nodes and multimedia processing. We implement a process flow that performs an automatic synthesis and evaluation of the different architectures based on runtime profiles of applications and determines an efficient architecture, with consideration for both energy and area constraints. An expressive architectural model, used by our engine, is introduced that takes advantage of efficient opcode allocation, several memory addressing modes, and operand types. By profiling embedded benchmarks from a variety of sensor and multimedia applications, we show that the energy savings resulting from various architectural optimizations relative to the base architectures (e.g., MIPS and MSP430) are significant and can reach 50%, depending on the application. We then identify the set of architectures that achieves near-optimal savings for a group of applications. Finally, we propose the use of heterogeneous ISA processors implementing those architectures as a solution to capitalize on energy savings provided by application customization while executing a range of applications efficiently.
引用
收藏
页数:31
相关论文
共 50 条
  • [1] An Energy- and Area-Efficient Approximate Ternary Adder Based on CNTFET Switching Logic
    Narges Hajizadeh Bastani
    Mohammad Hossein Moaiyeri
    Keivan Navi
    [J]. Circuits, Systems, and Signal Processing, 2018, 37 : 1863 - 1883
  • [2] A power supply selector for energy- and area-efficient local dynamic voltage scaling
    Miermont, Sylvain
    Vivet, Pascal
    Renaudin, Marc
    [J]. INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2007, 4644 : 556 - +
  • [3] An Energy- and Area-Efficient Approximate Ternary Adder Based on CNTFET Switching Logic
    Bastani, Narges Hajizadeh
    Moaiyeri, Mohammad Hossein
    Navi, Keivan
    [J]. CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2018, 37 (05) : 1863 - 1883
  • [4] Energy- and area-efficient deinterleaving architecture for high-throughput wireless applications
    Wellig, A
    Zory, J
    Wehn, N
    [J]. INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2004, 3254 : 218 - 227
  • [5] Area-Efficient Architectures of KASUMI Block Cipher
    Yasir
    Wu, Ning
    Yahya, Muhammad Rehan
    Bi, Qiangjia
    [J]. 2018 21ST SAUDI COMPUTER SOCIETY NATIONAL COMPUTER CONFERENCE (NCC), 2018,
  • [6] AREA-EFFICIENT VLSI ARCHITECTURES FOR HUFFMAN CODING
    PARK, H
    PRASANNA, VK
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1993, 40 (09): : 568 - 575
  • [7] An energy- and area-efficient limiting amplifier with interleaving feedback for 25 Gb/s optical receiver
    Xie, Sheng
    Shi, Daiquan
    Zhou, Gaolei
    Mao, Luhong
    [J]. IEICE ELECTRONICS EXPRESS, 2021, 18 (08):
  • [8] Energy-/Area-Efficient Spintronic ANN-based Digit Recognition via Progressive Modular Redundancy
    Hossain, Mousam
    Tatulian, Adrian
    Thummala, Harshavardhan Reddy
    DeMara, Roanld F.
    Salehi, Soheil
    [J]. 2023 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS, 2023,
  • [9] Energy- and Area-Efficient Parameterized Lifting-Based 2-D DWT Architecture on FPGA
    Hu, Yusong
    Prasanna, Viktor K.
    [J]. 2014 IEEE HIGH PERFORMANCE EXTREME COMPUTING CONFERENCE (HPEC), 2014,
  • [10] CREAM: Computing in ReRAM-Assisted Energy- and Area-Efficient SRAM for Reliable Neural Network Acceleration
    Sun, Yanan
    Wang, Dengfeng
    Xu, Liukai
    Chen, Yiming
    Li, Zhi
    Liu, Songyuan
    He, Weifeng
    Liu, Yongpan
    Yang, Huazhong
    Li, Xueqing
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2023, 70 (08) : 3198 - 3211