Energy- and Area-Efficient Parameterized Lifting-Based 2-D DWT Architecture on FPGA

被引:0
|
作者
Hu, Yusong [1 ,2 ]
Prasanna, Viktor K. [1 ]
机构
[1] Univ Southern Calif, Ming Hsieh Dept Elect Engn, Los Angeles, CA 90089 USA
[2] Nanyang Technol Univ, Sch Elect & Elect Engn, Singapore 639798, Singapore
关键词
Discrete wavelet transform (DWT); FPGA architecture; energy efficiency; DISCRETE WAVELET TRANSFORM; VLSI ARCHITECTURE; STANDARD; VIDEO;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
State-of-the-art DWT designs focus on improving hardware utilization and memory efficiency of DWT. In this paper, we consider energy efficiency as the key performance metric. Memory (external memory and on-chip memory) energy dominates the total energy consumption. We propose a DWT architecture with an overlapped block-based image scanning method that optimizes the number of external memory accesses and the on-chip memory size. Using the overlapped block-based scanning method, the required number of external memory accesses of the proposed architecture is reduced by up to 50% when compared with state-of-the-art designs. Besides, the on-chip memory size is also reduced. We implement the proposed architecture on a state-of-the-art FPGA for various image sizes. Our design sustains up to 80.2% of the peak energy efficiency of the device. Compared with the state-of-the-art design, the proposed architecture achieves up to 58.1% energy efficiency improvement.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] A hierarchical pipelining architecture and FPGA implementation for lifting-based 2-D DWT
    Chunhui Zhang
    Yun Long
    Fadi Kurdahi
    [J]. Journal of Real-Time Image Processing, 2007, 2 : 281 - 291
  • [2] A hierarchical pipelining architecture and FPGA implementation for lifting-based 2-D DWT
    Zhang, Chunhui
    Long, Yun
    Kurdahi, Fadi
    [J]. JOURNAL OF REAL-TIME IMAGE PROCESSING, 2007, 2 (04) : 281 - 291
  • [3] An Efficient Architecture for 2-D Lifting-based Discrete Wavelet Transform
    Yu, Pingping
    Yao, Suying
    Xu, Jiangtao
    [J]. ICIEA: 2009 4TH IEEE CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS, VOLS 1-6, 2009, : 3658 - 3661
  • [4] Memory efficient VLSI Architecture for Lifting-based DWT
    Darji, A. D.
    Limaye, Ankur
    [J]. 2014 IEEE 57TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2014, : 189 - 192
  • [5] An efficient line based VLSI architecture for 2-D lifting DWT
    Jung, GC
    Jin, DY
    Park, SM
    [J]. 2004 47TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, CONFERENCE PROCEEDINGS, 2004, : 249 - 252
  • [6] High-Speed Systolic VLSI Architecture for 2-D Forward Lifting-Based DWT
    N. Usha Bhanu
    A. Chilambuchelvan
    [J]. Arabian Journal for Science and Engineering, 2014, 39 : 6125 - 6135
  • [7] High-Speed Systolic VLSI Architecture for 2-D Forward Lifting-Based DWT
    Bhanu, N. Usha
    Chilambuchelvan, A.
    [J]. ARABIAN JOURNAL FOR SCIENCE AND ENGINEERING, 2014, 39 (08) : 6125 - 6135
  • [8] A Memory-Efficient High-Throughput Architecture for Lifting-Based Multi-Level 2-D DWT
    Hu, Yusong
    Jong, Ching Chuen
    [J]. IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2013, 61 (20) : 4975 - 4987
  • [9] Efficient line-based vlsi architecture for 2-d lifting dwt
    Wang, Keyan
    Wu, Chengke
    Liu, Kai
    Li, Yunsong
    Jeong, Jechang
    [J]. 2006 IEEE INTERNATIONAL CONFERENCE ON IMAGE PROCESSING, ICIP 2006, PROCEEDINGS, 2006, : 2129 - +
  • [10] An Internal Folded Hardware-Efficient Architecture for Lifting-Based Multi-Level 2-D 9/7 DWT
    Zhang, Wei
    Wu, Changkun
    Zhang, Pan
    Liu, Yanyan
    [J]. APPLIED SCIENCES-BASEL, 2019, 9 (21):