Novel Area-Efficient FPGA Architectures for FIR Filtering With Symmetric Signal Extension

被引:7
|
作者
Benkrid, AbdSamad [1 ]
Benkrid, Khaled [2 ]
机构
[1] Queens Univ Belfast, Sch Comp Sci, Belfast BT7 1NN, Antrim, North Ireland
[2] Univ Edinburgh, Sch Engn & Elect, Edinburgh EH9 3JL, Midlothian, Scotland
关键词
Field-programmable gate array (FPGA); finite-impulse response (FIR) filter; symmetric boundary processing;
D O I
10.1109/TVLSI.2009.2016715
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents four novel area-efficient field-programmable gate-array (FPGA) bit-parallel architectures of finite impulse response (FIR) filters that smartly support the technique of symmetric signal extension while processing finite length signals at their boundaries. The key to this is a clever use of variable-depth shift registers which are efficiently implemented in Xilinx FPGAs in the form of shift register logic (SRL) components. Comparisons with the conventional architecture of FIR filter with symmetric boundary processing show considerable area saving especially with long-tap filters. For instance, our architecture implementation of the 8-tap low Daubechies-8 FIR filter achieves similar to 30% reduction in the area requirement (in terms of slices) compared to the conventional architecture while maintaining the same throughput. Two of the above-cited novel architectures are dedicated to the special case of symmetric FIR filters. The first architecture is highly area-efficient but requires a clock frequency doubler. While this reduces the overall processing speed (to a maximum of 2), it does maintain a high throughput. Moreover, this speed penalty is cancelled in bi-phase filters which are widely used in multirate architectures (e.g., wavelets). Our second symmetric FIR filter architecture saves less logic than the first architecture (e.g., 10% with the 9-tap low Biorthogonal 9&7 symmetric filter instead of 37% with the first architecture) but overcomes its speed penalty as it matches the throughput of the conventional architecture.
引用
收藏
页码:709 / 722
页数:14
相关论文
共 50 条
  • [21] Area-efficient high-throughput MAP decoder architectures
    Lee, SJ
    Shanbhag, NR
    Singer, AC
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (08) : 921 - 933
  • [22] AREA-EFFICIENT ARCHITECTURES FOR THE VITERBI ALGORITHM .1. THEORY
    SHUNG, CB
    LIN, HD
    CYPHER, R
    SIEGEL, PH
    THAPAR, HK
    IEEE TRANSACTIONS ON COMMUNICATIONS, 1993, 41 (04) : 636 - 644
  • [23] Implementation of area-efficient AES using FPGA for IOT applications
    Sreekanth, Muttuluru
    Jeyachitra, R. K.
    INTERNATIONAL JOURNAL OF EMBEDDED SYSTEMS, 2022, 15 (04) : 354 - 362
  • [24] FPGA Implementation of Area-Efficient IEEE 754 Complex Divider
    Varghese, Anila Ann
    Pradeep, C.
    Eapen, Madhuri Elsa
    Radhakrishnan, R.
    INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN ENGINEERING, SCIENCE AND TECHNOLOGY (ICETEST - 2015), 2016, 24 : 1120 - 1126
  • [25] Area-efficient multipliers for digital signal processing applications
    Kidambi, SS
    ElGuibaly, F
    Antoniou, A
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1996, 43 (02): : 90 - 95
  • [26] A New Area-efficient FIR Filter Design Algorithm by Dynamic Programming
    Zhao, Juan
    Wang, Yujia
    Chen, Jiajia
    Feng, Feng
    2016 24TH EUROPEAN SIGNAL PROCESSING CONFERENCE (EUSIPCO), 2016, : 1853 - 1856
  • [27] AN AREA-EFFICIENT MEDIAN FILTERING IC FOR IMAGE VIDEO APPLICATIONS
    HSIEH, PW
    TSAI, JM
    LEE, CY
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1993, 39 (03) : 504 - 509
  • [28] Area-efficient multipliers for digital signal processing applications
    Analog Devices Inc, Wilmington, United States
    IEEE Trans Circuits Syst II Analog Digital Signal Process, 2 (90-95):
  • [29] Area-efficient FIR filter design on FPGAs using distributed arithmetic
    Longa, Patrick
    Miri, Ali
    2006 IEEE INTERNATIONAL SYMPOSIUM ON SIGNAL PROCESSING AND INFORMATION TECHNOLOGY, VOLS 1 AND 2, 2006, : 248 - +
  • [30] Area-Efficient Parallel Reconfigurable Stream Processor for Symmetric Cryptograph
    Zhu, Yufei
    Xing, Zuocheng
    Xue, Jinhui
    Li, Zerun
    Hu, Yifan
    Zhang, Yang
    Li, Yongzhong
    IEEE ACCESS, 2021, 9 : 28377 - 28392