Area-efficient multipliers for digital signal processing applications

被引:110
|
作者
Kidambi, SS [1 ]
ElGuibaly, F [1 ]
Antoniou, A [1 ]
机构
[1] UNIV VICTORIA,DEPT ELECT & COMP ENGN,VICTORIA,BC V8W 3P6,CANADA
基金
加拿大自然科学与工程研究理事会;
关键词
D O I
10.1109/82.486455
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An area-efficient parallel sign-magnitude multiplier that receives two N-bit numbers and produces an N-bit product, referred to as a truncated multiplier, is described, The quantization of the product to N bits is achieved by omitting about half the adder cells needed to add the partial products but in order to keep the quantization error to a minimum, probabilistic biases are obtained and are then fed to the inputs of the retained adder cells, The truncated multiplier requires approximately 50% of the area of a standard parallel multiplier. The paper then shows that this design strategy can also be applied for the design of two's-complement multipliers. The paper concludes with the application of the truncated multiplier for the implementation of a digital filter and it is shown that the signal-to-noise ratio of the digital filter using a truncated multiplier is better than that using a standard multiplier.
引用
收藏
页码:90 / 95
页数:6
相关论文
共 50 条
  • [11] Area-efficient video transform for HEVC applications
    Chen, Yuan-Ho
    Liu, Chieh-Yang
    [J]. ELECTRONICS LETTERS, 2015, 51 (14) : 1065 - 1066
  • [12] Area-efficient parallel FIR digital filter implementations
    Parker, DA
    Parhi, KK
    [J]. INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS 1996, PROCEEDINGS, 1996, : 93 - 111
  • [13] Area-Efficient Architectures for Large Integer and Quadruple Precision Floating Point Multipliers
    Jaiswal, Manish Kumar
    Cheung, Ray C. C.
    [J]. 2012 IEEE 20TH ANNUAL INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES (FCCM), 2012, : 25 - 28
  • [14] Generalized low-error area-efficient fixed-width multipliers
    Van, LD
    Yang, CC
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2005, 52 (08) : 1608 - 1619
  • [15] An Area-Efficient Multi-Rate Digital Decimator
    Li, Qi
    Shu, Yujun
    Chen, Yongzhen
    Wu, Jiangfeng
    [J]. 2019 IEEE 13TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2019,
  • [16] Area-Efficient Iterative Logarithmic Approximate Multipliers for IEEE 754 and Posit Numbers
    Kim, Sunwoong
    Norris, Cameron J.
    Oelund, James I.
    Rutenbar, Rob A.
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2024, 32 (03) : 455 - 467
  • [17] Hardware implementation of approximate multipliers for signal processing applications
    Konguvel, E.
    Hariharan, I.
    Sujatha, R.
    Kannan, M.
    [J]. International Journal of Wireless and Mobile Computing, 2022, 23 (3-4) : 302 - 309
  • [18] An area-efficient and wide-range digital DLL for per-pin deskew applications
    Chung, Ching-Che
    Yu, Chien-Ying
    [J]. TURKISH JOURNAL OF ELECTRICAL ENGINEERING AND COMPUTER SCIENCES, 2017, 25 (03) : 2185 - 2194
  • [19] Area-efficient memory-based architecture for FFT processing
    Moon, SC
    Park, IC
    [J]. PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V: BIO-MEDICAL CIRCUITS & SYSTEMS, VLSI SYSTEMS & APPLICATIONS, NEURAL NETWORKS & SYSTEMS, 2003, : 101 - 104
  • [20] A generalized methodology for lower-error area-efficient fixed-width multipliers
    Van, LD
    Lee, SH
    [J]. 2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, PROCEEDINGS, 2002, : 65 - 68