Generalized low-error area-efficient fixed-width multipliers

被引:73
|
作者
Van, LD [1 ]
Yang, CC [1 ]
机构
[1] Natl Appl Res Labs, CIC, Hsinchu 300, Taiwan
关键词
area efficient; Baugh-Wooley algorithm; fixed-width multiplier; truncation error;
D O I
10.1109/TCSI.2005.851675
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we extend our previous methodology for designing a family of low-error area-efficient fixed-width two's-complement multipliers that receive two n-bit numbers and produce an n-bit product. The generalized methodology involving four steps results in several better error-compensation biases. These better error-compensation biases can be easily mapped to low-error area-efficient fixed-width multipliers suitable for very large-scale integration implementation and digital signal processing application. Via the proposed Type 18 x 8 fixed-width multiplier, the reduction of the average error can be improved by 88% compared with the direct-truncated (D-Truncated) multiplier. It is also shown that the same proposed multiplier leads to 32.75 % reduction in area compared with the standard multiplier.In this paper, we extend our previous methodology for designing a family of low-error area-efficient fixed-width two's-complement multipliers that receive two n-bit numbers and produce an n-bit product. The generalized methodology involving four steps results in several better error-compensation biases. These better error-compensation biases can be easily mapped to low-error area-efficient fixed-width multipliers suitable for very large-scale integration implementation and digital signal processing application. Via the proposed T pe 18 x 8 fixed-width multiplier, the reduction of the average error can be improved by 88% compared with the direct-truncated (D-Truncated) multiplier. It is also shown that the same proposed multiplier leads to 32.75 % reduction in area compared with the standard multiplier.
引用
收藏
页码:1608 / 1619
页数:12
相关论文
共 50 条
  • [1] Area-efficient signed fixed-width multipliers with low-error compensation circuit
    Wang, Jiun-Ping
    Kuang, Shiann-Rong
    [J]. 2007 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS, VOLS 1 AND 2, 2007, : 157 - 162
  • [2] A generalized methodology for lower-error area-efficient fixed-width multipliers
    Van, LD
    Lee, SH
    [J]. 2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, PROCEEDINGS, 2002, : 65 - 68
  • [3] Adaptive low-error fixed-width booth multipliers
    Song, Min-An
    Van, Lan-Da
    Kuo, Sy-Yen
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2007, E90A (06): : 1180 - 1187
  • [4] Design of low-error fixed-width multipliers for DSP applications
    Jou, JM
    Kuang, SR
    Chen, RD
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1999, 46 (06): : 836 - 842
  • [5] A generalized methodology for low-error and area-time efficient fixed width booth multipliers
    Song, MA
    Van, LD
    Huang, TC
    Kuo, SY
    [J]. 2004 47TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, CONFERENCE PROCEEDINGS, 2004, : 9 - 12
  • [6] A low-error and area-time efficient fixed-width booth multiplier
    Song, MA
    Van, LD
    Huang, TC
    Kuo, SY
    [J]. PROCEEDINGS OF THE 46TH IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS & SYSTEMS, VOLS 1-3, 2003, : 590 - 593
  • [7] Low-error fixed-width squarer design
    Cho, KJ
    Choi, EM
    Chung, JG
    Lim, MS
    Kim, JW
    [J]. PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V: BIO-MEDICAL CIRCUITS & SYSTEMS, VLSI SYSTEMS & APPLICATIONS, NEURAL NETWORKS & SYSTEMS, 2003, : 137 - 140
  • [8] Low-error carry-free fixed-width multipliers and their application to DCT/IDCT
    Juang, TB
    Hsiao, SF
    Kuang, SR
    Tsai, MY
    [J]. PROCEEDINGS OF THE 2004 IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 1 AND 2: SOC DESIGN FOR UBIQUITOUS INFORMATION TECHNOLOGY, 2004, : 457 - 460
  • [9] Low-error carry-free fixed-width multipliers with low-cost compensation circuits
    Juang, TB
    Hsiao, SF
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2005, 52 (06) : 299 - 303
  • [10] Low-Error and Efficient Fixed-Width Squarer for Digital Signal Processing Applications
    Van-Phuc Hoang
    Cong-Kha Pham
    [J]. 2012 FOURTH INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND ELECTRONICS (ICCE), 2012, : 477 - 482