Generalized low-error area-efficient fixed-width multipliers

被引:73
|
作者
Van, LD [1 ]
Yang, CC [1 ]
机构
[1] Natl Appl Res Labs, CIC, Hsinchu 300, Taiwan
关键词
area efficient; Baugh-Wooley algorithm; fixed-width multiplier; truncation error;
D O I
10.1109/TCSI.2005.851675
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we extend our previous methodology for designing a family of low-error area-efficient fixed-width two's-complement multipliers that receive two n-bit numbers and produce an n-bit product. The generalized methodology involving four steps results in several better error-compensation biases. These better error-compensation biases can be easily mapped to low-error area-efficient fixed-width multipliers suitable for very large-scale integration implementation and digital signal processing application. Via the proposed Type 18 x 8 fixed-width multiplier, the reduction of the average error can be improved by 88% compared with the direct-truncated (D-Truncated) multiplier. It is also shown that the same proposed multiplier leads to 32.75 % reduction in area compared with the standard multiplier.In this paper, we extend our previous methodology for designing a family of low-error area-efficient fixed-width two's-complement multipliers that receive two n-bit numbers and produce an n-bit product. The generalized methodology involving four steps results in several better error-compensation biases. These better error-compensation biases can be easily mapped to low-error area-efficient fixed-width multipliers suitable for very large-scale integration implementation and digital signal processing application. Via the proposed T pe 18 x 8 fixed-width multiplier, the reduction of the average error can be improved by 88% compared with the direct-truncated (D-Truncated) multiplier. It is also shown that the same proposed multiplier leads to 32.75 % reduction in area compared with the standard multiplier.
引用
收藏
页码:1608 / 1619
页数:12
相关论文
共 50 条
  • [21] Low error fixed-width CSD multiplier with efficient sign extension
    Kim, SM
    Chung, JG
    Parhi, KK
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2003, 50 (12) : 984 - 993
  • [22] Area-Effective and Power-Efficient Fixed-Width Booth Multipliers Using Generalized Probabilistic Estimation Bias
    Chen, Yuan-Ho
    Li, Chung-Yi
    Chang, Tsin-Yuan
    [J]. IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2011, 1 (03) : 277 - 288
  • [23] Design of low error fixed-width squarer
    Cho, KJ
    Kim, WK
    Kim, BK
    Chung, JG
    [J]. SIPS 2003: IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION, 2003, : 213 - 218
  • [24] A Low-Error Energy-Efficient Fixed-Width Booth Multiplier With Sign-Digit-Based Conditional Probability Estimation
    Zhang, Ziji
    He, Yajuan
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (02) : 236 - 240
  • [25] Fixed-width multipliers for the implementation of efficient digital FIR filters
    Garofalo, Valeria
    [J]. MICROELECTRONICS JOURNAL, 2008, 39 (12) : 1491 - 1498
  • [26] A framework for the design of error-aware power-efficient fixed-width booth multipliers
    Song, MA
    Van, LD
    Yang, CC
    Chiu, SC
    Kuo, SY
    [J]. 2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 81 - 84
  • [27] Power-efficient compensation circuit for fixed-width multipliers
    Kumar, Ganjikunta Ganesh
    Sahoo, Subhendu K.
    [J]. IET CIRCUITS DEVICES & SYSTEMS, 2020, 14 (04) : 505 - 509
  • [28] Fixed-Width Multipliers and Multipliers-Accumulators With Min-Max Approximation Error
    De Caro, Davide
    Petra, Nicola
    Strollo, Antonio Giuseppe Maria
    Tessitore, Fabio
    Napoli, Ettore
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2013, 60 (09) : 2375 - 2388
  • [29] Improved Quantization Error Compensation Method for Fixed-Width Booth Multipliers
    Ma, Xiaolong
    Xu, Jiangtao
    Chen, Guican
    [J]. VLSI DESIGN, 2014,
  • [30] Adaptive error compensation for low error fixed-width squarers
    Cho, Kyung-Ju
    Chung, Jin-Gyun
    [J]. IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2007, E90D (03): : 621 - 626