Area-efficient video transform for HEVC applications

被引:5
|
作者
Chen, Yuan-Ho [1 ]
Liu, Chieh-Yang [2 ]
机构
[1] Chang Gung Univ, Dept Elect Engn, Tao Yuan 333, Taiwan
[2] Chung Yuan Christian Univ, Dept Informat & Comp Engn, Zhongli City 320, Taiwan
关键词
video coding; inverse transforms; area-efficiency video transform; HEVC; high-efficiency video coding; inverse transform; 32-point transform unit; single one-dimensional transform core;
D O I
10.1049/el.2015.1085
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A hardware design capable of supporting high-efficiency video coding (HEVC) inverse transform (IDCT) is developed for a 32-point transform unit using a single one-dimensional (1D) transform core with two transposed memories to reduce area overhead. The proposed 1D core employs two calculation paths to obtain high throughput and is able to calculate first-dimensional (1st-D) and second-dimensional (2nd-D) transformations simultaneously along two parallel paths. The results from a practical implementation of the chip demonstrate that the proposed design presents the smallest circuit area among existing 2D transform cores.
引用
收藏
页码:1065 / 1066
页数:2
相关论文
共 50 条
  • [1] ENERGY AND AREA-EFFICIENT HARDWARE IMPLEMENTATION OF HEVC INVERSE TRANSFORM AND DEQUANTIZATION
    Tikekar, Mehul
    Huang, Chao-Tsung
    Sze, Vivienne
    Chandrakasan, Anantha
    [J]. 2014 IEEE INTERNATIONAL CONFERENCE ON IMAGE PROCESSING (ICIP), 2014, : 2100 - 2104
  • [2] AN AREA-EFFICIENT MEDIAN FILTERING IC FOR IMAGE VIDEO APPLICATIONS
    HSIEH, PW
    TSAI, JM
    LEE, CY
    [J]. IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1993, 39 (03) : 504 - 509
  • [3] Area-efficient HEVC core transform using multi-sized and reusable DCT architectures
    Reza Younesi
    Mohammad Jalal Rastegar Fatemi
    Maryam Rastgarpour
    [J]. Multimedia Tools and Applications, 2021, 80 : 36249 - 36274
  • [4] Area-efficient HEVC core transform using multi-sized and reusable DCT architectures
    Younesi, Reza
    Rastegar Fatemi, Mohammad Jalal
    Rastgarpour, Maryam
    [J]. MULTIMEDIA TOOLS AND APPLICATIONS, 2021, 80 (30) : 36249 - 36274
  • [5] A High-Throughput and Area-Efficient Video Transform Core With a Time Division Strategy
    Chen, Yuan-Ho
    Jou, Ruei-Yuan
    Chang, Tsin-Yuan
    Lu, Chih-Wen
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (11) : 2268 - 2277
  • [6] Design of Area-efficient Unified Transform Circuit for Multi-standard Video Decoder
    Chang, Hoyoung
    Kim, Soojin
    Lee, Seonyoung
    Cho, Kyeongsoon
    [J]. 2009 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC 2009), 2009, : 369 - 372
  • [7] An Area-efficient Unified Transform Architecture for VVC
    Hao, Zhijian
    Zheng, Qi
    Fan, Yibo
    Xiang, Guoqing
    Zhang, Peng
    Sun, Heming
    [J]. 2022 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 22), 2022, : 2012 - 2016
  • [8] Area-efficient architecture for Fast Fourier Transform
    Hidalgo, JA
    López, J
    Argüello, F
    Zapata, EL
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1999, 46 (02): : 187 - 193
  • [9] Area-efficient HEVC IDCT/IDST architecture for 8K x 4K video decoding
    Hong Liang
    He Weifeng
    He Guanghui
    Mao Zhigang
    [J]. IEICE ELECTRONICS EXPRESS, 2016, 13 (06):
  • [10] Area-Efficient Number Theoretic Transform Architecture for Homomorphic Encryption
    Duong-Ngoc, Phap
    Kwon, Sunmin
    Yoo, Donghoon
    Lee, Hanho
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2023, 70 (03) : 1270 - 1283