Area-efficient video transform for HEVC applications

被引:5
|
作者
Chen, Yuan-Ho [1 ]
Liu, Chieh-Yang [2 ]
机构
[1] Chang Gung Univ, Dept Elect Engn, Tao Yuan 333, Taiwan
[2] Chung Yuan Christian Univ, Dept Informat & Comp Engn, Zhongli City 320, Taiwan
关键词
video coding; inverse transforms; area-efficiency video transform; HEVC; high-efficiency video coding; inverse transform; 32-point transform unit; single one-dimensional transform core;
D O I
10.1049/el.2015.1085
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A hardware design capable of supporting high-efficiency video coding (HEVC) inverse transform (IDCT) is developed for a 32-point transform unit using a single one-dimensional (1D) transform core with two transposed memories to reduce area overhead. The proposed 1D core employs two calculation paths to obtain high throughput and is able to calculate first-dimensional (1st-D) and second-dimensional (2nd-D) transformations simultaneously along two parallel paths. The results from a practical implementation of the chip demonstrate that the proposed design presents the smallest circuit area among existing 2D transform cores.
引用
收藏
页码:1065 / 1066
页数:2
相关论文
共 50 条
  • [41] Algorithms for area-efficient orthogonal drawings
    Papakostas, A
    Tollis, IG
    COMPUTATIONAL GEOMETRY-THEORY AND APPLICATIONS, 1998, 9 (1-2): : 83 - 110
  • [42] Area-efficient drawings of outerplanar graphs
    Garg, A
    Rusu, A
    GRAPH DRAWING, 2004, 2912 : 129 - 134
  • [43] Homogenous HEVC video transcoding by transform coefficient removal
    Wegner, Krzysztof
    Karwowski, Damian
    Klimaszewski, Krzysztof
    Stankowski, Jakub
    Stankiewicz, Olgierd
    Grajek, Tomasz
    2017 INTERNATIONAL CONFERENCE ON SYSTEMS, SIGNALS AND IMAGE PROCESSING (IWSSIP), 2017,
  • [44] Design process of an area-efficient photobioreactor
    Zijffers, Jan-Willem F.
    Janssen, Marcel
    Tramper, Johannes
    Wijffels, Rene H.
    MARINE BIOTECHNOLOGY, 2008, 10 (04) : 404 - 415
  • [45] An area-efficient phase frequency detector
    Lee, GB
    Chan, PK
    Siek, L
    ISIC-99: 8TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS, DEVICES & SYSTEMS, PROCEEDINGS, 1999, : 259 - 262
  • [46] Area-efficient error protection for caches
    Kim, Soontae
    2006 DESIGN AUTOMATION AND TEST IN EUROPE, VOLS 1-3, PROCEEDINGS, 2006, : 1282 - 1287
  • [47] Spin-Based Reconfigurable Logic for Power- and Area-Efficient Applications
    Rangarajan, Nikhil
    Patnaik, Satwik
    Knechtel, Johann
    Sinanoglu, Ozgur
    Rakheja, Shaloo
    IEEE DESIGN & TEST, 2019, 36 (03) : 22 - 30
  • [48] GS-MDC: High-Speed and Area-Efficient Number Theoretic Transform Design
    Geng, Yue
    Hu, Xiao
    Wang, Zhongfeng
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2024, 71 (12) : 4974 - 4978
  • [49] Area Efficient DST Architectures for HEVC
    Masera, M.
    Martina, M.
    Masera, G.
    2017 13TH CONFERENCE ON PH.D. RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME), 2017, : 101 - 104
  • [50] Area-efficient and scalable solution to real-data fast fourier transform via regularised fast Hartley transform
    Jones, K. J.
    Coster, R.
    IET SIGNAL PROCESSING, 2007, 1 (03) : 128 - 138