A High-Throughput and Area-Efficient Video Transform Core With a Time Division Strategy

被引:2
|
作者
Chen, Yuan-Ho [1 ]
Jou, Ruei-Yuan [2 ]
Chang, Tsin-Yuan [2 ]
Lu, Chih-Wen [3 ]
机构
[1] Chung Yuan Christian Univ, Dept Informat & Comp Engn, Zhongli 320, Taiwan
[2] Natl Tsing Hua Univ, Dept Elect Engn, Hsinchu 300, Taiwan
[3] Natl Tsing Hua Univ, Dept Engn & Syst Sci, Hsinchu 30013, Taiwan
关键词
Area efficiency; forward and inverse discrete cosine transform; high throughput; time division strategy; DISCRETE COSINE TRANSFORM; ARCHITECTURE DESIGN; DCT; INVERSE; PROCESSOR; 8X8; COMPUTATION;
D O I
10.1109/TVLSI.2013.2290136
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a 2-D forward discrete cosine transform (FDCT) and inverse DCT (IDCT) core are presented. The proposed DCT core uses a single 1-D transform core and a transpose memory in order to achieve an area-efficient design. By exploiting the even and odd symmetrical properties of the FDCT and IDCT computations, the DCT core can share hardware resources. Furthermore, first-dimensional (1st-D) and second-dimensional (2nd-D) operations can be run simultaneously (1st-D FDCT, 2nd-D FDCT, 1st-D IDCT, 2nd-D IDCT) in the proposed 1-D core by using the proposed time division strategy, which shares hardware resources achieving a high-throughput design. Measurement results show that the DCT core achieves a throughput of 250 MP/s when simultaneously operating FDCT and IDCT, consuming only 19 650 logic gates when fabricated using the TSMC 0.18-mu m CMOS process. The DCT core achieves superior hardware efficiency compared to the existing cores.
引用
收藏
页码:2268 / 2277
页数:10
相关论文
共 50 条
  • [1] High-Throughput Area-Efficient Processor for Cryptography
    HUO Yuanhong
    LIU Dake
    [J]. Chinese Journal of Electronics, 2017, 26 (03) : 514 - 521
  • [2] High-Throughput Area-Efficient Processor for Cryptography
    Huo Yuanhong
    Liu Dake
    [J]. CHINESE JOURNAL OF ELECTRONICS, 2017, 26 (03) : 514 - 521
  • [3] Area-efficient high-throughput MAP decoder architectures
    Lee, SJ
    Shanbhag, NR
    Singer, AC
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (08) : 921 - 933
  • [4] High-throughput Area-efficient Processor for 3GPP LTE Cryptographic Core Algorithms
    Huo, Yuanhong
    Liu, Dake
    [J]. 2017 IEEE 28TH INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS (ASAP), 2017, : 210 - 210
  • [5] Area-efficient video transform for HEVC applications
    Chen, Yuan-Ho
    Liu, Chieh-Yang
    [J]. ELECTRONICS LETTERS, 2015, 51 (14) : 1065 - 1066
  • [6] An area-efficient and high-throughput de-blocking filter for multi-standard video applications
    Liu, TM
    Lee, WP
    Lee, CY
    [J]. 2005 International Conference on Image Processing (ICIP), Vols 1-5, 2005, : 3589 - 3592
  • [7] Area-efficient high-throughput parallel scramblers using generalized algorithms
    Tang, Yun-Ching
    Chen, JianWei
    Lin, Hongchin
    [J]. IEICE ELECTRONICS EXPRESS, 2013, 10 (23):
  • [8] Synthesis of area-efficient and high-throughput rate data format converters
    Bae, J
    Prasanna, VK
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1998, 6 (04) : 697 - 706
  • [9] Design of a High-Throughput and Area-Efficient Ultra-Long FFT Processor
    Lin, Hong-Ke
    Lin, Pin-Han
    Liu, Chih-Wei
    [J]. 2020 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2020,
  • [10] DESIGN OF AN AREA-EFFICIENT HIGH-THROUGHPUT SHIFT-BASED LDPC DECODER
    Tang, Yun-Ching
    Wang, Hong-Ren
    Lin, Hongchin
    Huang, Jun-Zhe
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2013, 22 (06)