A High-Throughput and Area-Efficient Video Transform Core With a Time Division Strategy

被引:2
|
作者
Chen, Yuan-Ho [1 ]
Jou, Ruei-Yuan [2 ]
Chang, Tsin-Yuan [2 ]
Lu, Chih-Wen [3 ]
机构
[1] Chung Yuan Christian Univ, Dept Informat & Comp Engn, Zhongli 320, Taiwan
[2] Natl Tsing Hua Univ, Dept Elect Engn, Hsinchu 300, Taiwan
[3] Natl Tsing Hua Univ, Dept Engn & Syst Sci, Hsinchu 30013, Taiwan
关键词
Area efficiency; forward and inverse discrete cosine transform; high throughput; time division strategy; DISCRETE COSINE TRANSFORM; ARCHITECTURE DESIGN; DCT; INVERSE; PROCESSOR; 8X8; COMPUTATION;
D O I
10.1109/TVLSI.2013.2290136
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a 2-D forward discrete cosine transform (FDCT) and inverse DCT (IDCT) core are presented. The proposed DCT core uses a single 1-D transform core and a transpose memory in order to achieve an area-efficient design. By exploiting the even and odd symmetrical properties of the FDCT and IDCT computations, the DCT core can share hardware resources. Furthermore, first-dimensional (1st-D) and second-dimensional (2nd-D) operations can be run simultaneously (1st-D FDCT, 2nd-D FDCT, 1st-D IDCT, 2nd-D IDCT) in the proposed 1-D core by using the proposed time division strategy, which shares hardware resources achieving a high-throughput design. Measurement results show that the DCT core achieves a throughput of 250 MP/s when simultaneously operating FDCT and IDCT, consuming only 19 650 logic gates when fabricated using the TSMC 0.18-mu m CMOS process. The DCT core achieves superior hardware efficiency compared to the existing cores.
引用
收藏
页码:2268 / 2277
页数:10
相关论文
共 50 条
  • [21] Area-Efficient Scalable MAP Processor Design for High-Throughput Multistandard Convolutional Turbo Decoding
    Lin, Chen-Hung
    Chen, Chun-Yu
    Wu , An-Yeu
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (02) : 305 - 318
  • [22] An area-efficient high-throughput hybrid interconnection network for single-chip parallel processing
    Balkan, Aydin O.
    Qu, Gang
    Vishkin, Uzi
    [J]. 2008 45TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2008, : 435 - 440
  • [23] Implementation of a High-throughput and Area-efficient MIMO Detector Based on Modified Dijkstra's Search
    Kim, Tae-Hwan
    Park, In-Cheol
    [J]. GLOBECOM 2009 - 2009 IEEE GLOBAL TELECOMMUNICATIONS CONFERENCE, VOLS 1-8, 2009, : 2218 - 2223
  • [24] An Area-Efficient and High Throughput Hardware Implementation of Exponent Function
    Hussain, Muhammad Awais
    Lin, Shung-Wei
    Tsai, Tsung-Han
    [J]. 2022 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 22), 2022, : 3369 - 3372
  • [25] An Area-Efficient High-Throughput SM4 Accelerator with SCA-Countermeasure for TV Applications
    Chiang, Wei
    Chang, Hsie-Chia
    Lee, Chen-Yi
    [J]. 2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [26] A High-throughput, Area-efficient Hardware Accelerator for Adaptive Deblocking Filter in H.264/AVC
    Nadeem, Muhammad
    Wong, Stephan
    Kuzmanov, Georgi
    Shabbir, Ahsan
    [J]. 2009 IEEE/ACM/IFIP 7TH WORKSHOP ON EMBEDDED SYSTEMS FOR REAL-TIME MULTIMEDIA, 2009, : 18 - +
  • [27] High-Throughput and Area-Efficient Rotated and Cyclic Q Delayed Constellations Demapper for Future Wireless Standards
    Jafri, Atif Raza
    Baghdadi, Amer
    Waqas, Muhammad
    Najam-Ul-Islam, M.
    [J]. IEEE ACCESS, 2017, 5 : 3077 - 3084
  • [28] ASIC Implementation of Area-Efficient, High-Throughput 2-D IIR Filter Using Distributed Arithmetic
    Kumar, Prashant
    Shrivastava, Prabhat Chandra
    Tiwari, Manish
    Dhawan, Amit
    [J]. CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2018, 37 (07) : 2934 - 2957
  • [29] ASIC Implementation of Area-Efficient, High-Throughput 2-D IIR Filter Using Distributed Arithmetic
    Prashant Kumar
    Prabhat Chandra Shrivastava
    Manish Tiwari
    Amit Dhawan
    [J]. Circuits, Systems, and Signal Processing, 2018, 37 : 2934 - 2957
  • [30] Design of Area-efficient Unified Transform Circuit for Multi-standard Video Decoder
    Chang, Hoyoung
    Kim, Soojin
    Lee, Seonyoung
    Cho, Kyeongsoon
    [J]. 2009 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC 2009), 2009, : 369 - 372