On area-efficient low power array multipliers

被引:11
|
作者
Wang, YK [1 ]
Jiang, YT [1 ]
Sha, E [1 ]
机构
[1] Univ Texas, Dept Comp Sci, Richardson, TX 75083 USA
关键词
D O I
10.1109/ICECS.2001.957483
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Multiplication is one of the most critical operations in many computational systems. In this paper, we present an improved architecture for a multiplexer-based multiplication algorithm [4]. Also throughout intensive HSPICE simulation, it has been shown in this paper that due to smaller internal capacitance, multiplexer-based array multiplier outperforms the modified Booth multiplier in both speed and power dissipation by 13% to 26%. In addition, we demonstrate that using area-efficient full adder circuits (SERF and 10T [11]) can help reduce the overall routing capacitance, resulting in less power consumption on multipliers built upon those adder circuits. Therefore, multiplexer-based multiplier following suggested architecture along with area-efficient full adder circuits can be used for low power high performance parallel multiplier designs.
引用
收藏
页码:1429 / 1432
页数:4
相关论文
共 50 条
  • [1] Area and power efficient array and tree multipliers
    El-Razouk, H.
    Abid, Z.
    [J]. 2006 CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1-5, 2006, : 1297 - +
  • [2] Generalized low-error area-efficient fixed-width multipliers
    Van, LD
    Yang, CC
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2005, 52 (08) : 1608 - 1619
  • [3] Area-efficient multipliers for digital signal processing applications
    Kidambi, SS
    ElGuibaly, F
    Antoniou, A
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1996, 43 (02): : 90 - 95
  • [4] An Area-Efficient and Low-Power Logarithmic A/D Converter for Current-Mode Sensor Array
    Guo, Jian
    Sonkusale, Sameer
    [J]. IEEE SENSORS JOURNAL, 2009, 9 (12) : 2042 - 2043
  • [5] Low-Power and Area-Efficient Carry Select Adder
    Ramkumar, B.
    Kittur, Harish M.
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (02) : 371 - 375
  • [6] Area-Efficient Multipliers Based on Multiple-Radix Representations
    Dimitrov, Vassil S.
    Jarvinen, Kimmo U.
    Adikari, Jithra
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2011, 60 (02) : 189 - 201
  • [7] Area-efficient signed fixed-width multipliers with low-error compensation circuit
    Wang, Jiun-Ping
    Kuang, Shiann-Rong
    [J]. 2007 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS, VOLS 1 AND 2, 2007, : 157 - 162
  • [8] A Low-Power and Area-Efficient 14-bit SAR ADC with Hybrid CDAC for Array Sensors
    Zhang, Qihui
    Li, Jing
    Zhang, Zhong
    Wu, Kejun
    Ning, Ning
    Yu, Qi
    [J]. 2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
  • [9] A low-power, area-efficient multichannel receiver for micro MRI
    Dehkhoda, Fahimeh
    Frounchi, Javad
    Al-Sarawi, Said
    [J]. INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2014, 42 (08) : 858 - 869
  • [10] An Area-Efficient, Low-Power CMOS Fractional Bandgap Reference
    Appuhamylage, Indika U. K. Bogoda
    Okura, Shunsuke
    Ido, Toru
    Taniguchi, Kenji
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2011, E94C (06) : 960 - 967