Area-efficient parallel adder with faithful approximation for image and signal processing applications

被引:12
|
作者
Palanisamy, Gnanambikai [1 ]
Natarajan, Vijeyakumar Krishnasamy [2 ]
Sundaram, Kalaiselvi [2 ]
机构
[1] Nachimuthu Polytech Coll, Dept Elect & Commun Engn, Pollachi 642003, Tamil Nadu, India
[2] Dr Mahalingam Coll Engn & Technol, Dept Elect & Commun Engn, Pollachi 642003, Tamil Nadu, India
关键词
CMOS logic circuits; logic design; adders; low-power electronics; approximation theory; faithful approximation; transistor switching; arithmetic operations; n bit input; m bit adder block; exact logic; carry select addition algorithm; least significant approximate part; unit bit value; approximate blocks; area-efficient parallel adder; EFA; FTFA cells; FTFA designs; approximate logic; carry by-pass addition algorithm; image processing applications; area-efficient portable complementary metal-oxide-semiconductor processor design; low-power complementary metal-oxide-semiconductor processor design; signal processing application demand reduction; least n-2m blocks; exact full adder; error-tolerant parallel adder cells; Cadence Encounter; ASIC technology; size; 90; 0; nm; CARRY-SELECT ADDER;
D O I
10.1049/iet-ipr.2019.0580
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Design of low-power and area-efficient portable complementary metal-oxide-semiconductor processors for image and signal processing applications demand reduction in transistor switching and count. Adder is the fundamental block of all arithmetic operations performed in processing units. In this study, an error-tolerant parallel adder with faithful approximation is proposed that can optimise area and accuracy. In the proposed parallel adder, for n bit input and m bit adder block, least n/2m blocks are designed with approximate logic using carry by-pass addition algorithm and most n/2m blocks are designed with exact logic using carry select addition algorithm. Least significant approximate part of the adder is designed with either exact full adder (EFA) or fault-tolerant full adder (FTFA) cells. This confines the maximum error in the proposed-EFA and proposed-FTFA designs to be not more than unit bit value with weights 2([(n/2m)-1]m) and 2(n/2), respectively. Two different FTFA cells are proposed and implemented in the approximate blocks. The synthesis results of the proposed-EFA, proposed-FTFA1 and proposed-FTFA2 designs using Cadence Encounter with 90 nm ASIC technology for n = 16, m = 4 demonstrated an area saving of 22.3, 28.2 and 35%, respectively, when compared to the conventional counterpart.
引用
收藏
页码:2587 / 2594
页数:8
相关论文
共 50 条
  • [1] Area-efficient multipliers for digital signal processing applications
    Kidambi, SS
    ElGuibaly, F
    Antoniou, A
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1996, 43 (02): : 90 - 95
  • [2] An Efficient Design for Area-Efficient Truncated Adaptive Booth Multiplier for Signal Processing Applications
    Radhakrishnan, S.
    Karn, Rakesh Kumar
    Nirmalraj, T.
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2021, 30 (03)
  • [3] A novel area-efficient binary adder
    Furber, SB
    Liu, J
    [J]. CONFERENCE RECORD OF THE THIRTY-FOURTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, 2000, : 119 - 123
  • [4] Area Efficient Parallel Median Filter Using Approximate Comparator and Faithful Adder
    Vijeyakumar, Krishnasamy Natarajan
    Joel, Peter Thiagarajan Nelson Kingsley
    Jatana, Shree Harpreet Singh
    Saravanakumar, Natarajan
    Kalaiselvi, Sundaram
    [J]. IET CIRCUITS DEVICES & SYSTEMS, 2020, 14 (08) : 1318 - 1331
  • [5] VLSI Implementation of Area-Efficient Truncated Modified Booth Multiplier for Signal Processing Applications
    Vijeyakumar, K. N.
    Sumathy, V.
    Elango, S.
    [J]. ARABIAN JOURNAL FOR SCIENCE AND ENGINEERING, 2014, 39 (11) : 7795 - 7806
  • [6] VLSI Implementation of Area-Efficient Truncated Modified Booth Multiplier for Signal Processing Applications
    K. N. Vijeyakumar
    V. Sumathy
    S. Elango
    [J]. Arabian Journal for Science and Engineering, 2014, 39 : 7795 - 7806
  • [7] Efficient Energy Optimized Faithful Adder with Parallel Carry Generation
    Vijeyakumar, K. N.
    Maragatharaj, S.
    [J]. CMC-COMPUTERS MATERIALS & CONTINUA, 2022, 70 (02): : 2543 - 2561
  • [8] Adaptable area-efficient parallel architecture for grey and color image convolvers
    Deepak, G.
    Mahesh, R.
    Sluzek, A.
    [J]. ISSCS 2007: INTERNATIONAL SYMPOSIUM ON SIGNALS, CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2007, : 565 - +
  • [9] AN AREA-EFFICIENT MEDIAN FILTERING IC FOR IMAGE VIDEO APPLICATIONS
    HSIEH, PW
    TSAI, JM
    LEE, CY
    [J]. IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1993, 39 (03) : 504 - 509
  • [10] Low-Power and Area-Efficient Carry Select Adder
    Ramkumar, B.
    Kittur, Harish M.
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (02) : 371 - 375