Area-efficient parallel adder with faithful approximation for image and signal processing applications

被引:12
|
作者
Palanisamy, Gnanambikai [1 ]
Natarajan, Vijeyakumar Krishnasamy [2 ]
Sundaram, Kalaiselvi [2 ]
机构
[1] Nachimuthu Polytech Coll, Dept Elect & Commun Engn, Pollachi 642003, Tamil Nadu, India
[2] Dr Mahalingam Coll Engn & Technol, Dept Elect & Commun Engn, Pollachi 642003, Tamil Nadu, India
关键词
CMOS logic circuits; logic design; adders; low-power electronics; approximation theory; faithful approximation; transistor switching; arithmetic operations; n bit input; m bit adder block; exact logic; carry select addition algorithm; least significant approximate part; unit bit value; approximate blocks; area-efficient parallel adder; EFA; FTFA cells; FTFA designs; approximate logic; carry by-pass addition algorithm; image processing applications; area-efficient portable complementary metal-oxide-semiconductor processor design; low-power complementary metal-oxide-semiconductor processor design; signal processing application demand reduction; least n-2m blocks; exact full adder; error-tolerant parallel adder cells; Cadence Encounter; ASIC technology; size; 90; 0; nm; CARRY-SELECT ADDER;
D O I
10.1049/iet-ipr.2019.0580
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Design of low-power and area-efficient portable complementary metal-oxide-semiconductor processors for image and signal processing applications demand reduction in transistor switching and count. Adder is the fundamental block of all arithmetic operations performed in processing units. In this study, an error-tolerant parallel adder with faithful approximation is proposed that can optimise area and accuracy. In the proposed parallel adder, for n bit input and m bit adder block, least n/2m blocks are designed with approximate logic using carry by-pass addition algorithm and most n/2m blocks are designed with exact logic using carry select addition algorithm. Least significant approximate part of the adder is designed with either exact full adder (EFA) or fault-tolerant full adder (FTFA) cells. This confines the maximum error in the proposed-EFA and proposed-FTFA designs to be not more than unit bit value with weights 2([(n/2m)-1]m) and 2(n/2), respectively. Two different FTFA cells are proposed and implemented in the approximate blocks. The synthesis results of the proposed-EFA, proposed-FTFA1 and proposed-FTFA2 designs using Cadence Encounter with 90 nm ASIC technology for n = 16, m = 4 demonstrated an area saving of 22.3, 28.2 and 35%, respectively, when compared to the conventional counterpart.
引用
收藏
页码:2587 / 2594
页数:8
相关论文
共 50 条
  • [21] Area-Efficient Parallel-Prefix Ling Adders
    Juang, Tso-Bing
    Meher, Pramod Kumar
    Kuan, Chung-Chun
    [J]. PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 736 - 739
  • [22] Area-Efficient Parallel-Prefix Binary Comparator
    Panda, Amit Kumar
    Palisetty, Rakesh
    Ray, Kailash Chandra
    [J]. 2019 IEEE INTERNATIONAL SYMPOSIUM ON SMART ELECTRONIC SYSTEMS (ISES 2019), 2019, : 12 - 16
  • [23] Area-efficient video transform for HEVC applications
    Chen, Yuan-Ho
    Liu, Chieh-Yang
    [J]. ELECTRONICS LETTERS, 2015, 51 (14) : 1065 - 1066
  • [24] Design of Vedic-Multiplier using Area-Efficient Carry Select Adder
    Gokhale, G. R.
    Bahirgonde, P. D.
    [J]. 2015 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI), 2015, : 576 - 581
  • [25] A power- and area-efficient SRAM core architecturt for super-parallel video processing
    Miyakoshi, Junichi
    Murachi, Yuichiro
    Hamamoto, Masaki
    Iinuma, Takahiro
    Ishihara, Tomokazu
    Kawaguchi, Hiroshi
    Yoshimoto, Masahiko
    Matsuno, Tetsuro
    [J]. IFIP VLSI-SOC 2006: IFIP WG 10.5 INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION & SYSTEM-ON-CHIP, 2006, : 192 - +
  • [26] Efficient image processing applications on the MasPar massively parallel computers
    Hamdi, M
    Pan, Y
    Tong, KW
    [J]. INTERNATIONAL JOURNAL OF HIGH SPEED COMPUTING, 1995, 7 (04): : 489 - 514
  • [27] An Area-Efficient Carry Select Adder Design by using 180 nm Technology
    Wadhwa, Garish Kumar
    Grover, Amit
    Grover, Neeti
    GurpreetSingh
    [J]. INTERNATIONAL JOURNAL OF ADVANCED COMPUTER SCIENCE AND APPLICATIONS, 2013, 4 (01) : 119 - 122
  • [28] An Area and Power Efficient Adder-Based Stepwise Linear Interpolation for Digital Signal Processing
    Huang, Chung-Hsun
    Chang, Chao-Yang
    [J]. IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2016, 62 (01) : 69 - 75
  • [29] A High-Speed and Power-Efficient Approximate Adder for Image Processing Applications
    Kumar, Uppugunduru Anil
    Sahith, G.
    Chatterjee, Sumit K.
    Ahmed, Syed Ershad
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2022, 31 (03)
  • [30] An optimized embedded adder for digital signal processing applications
    Bharathan, Kala
    Ramachandran, Seshasayanan
    [J]. TURKISH JOURNAL OF ELECTRICAL ENGINEERING AND COMPUTER SCIENCES, 2016, 24 (06) : 5224 - 5237