Efficient Energy Optimized Faithful Adder with Parallel Carry Generation

被引:0
|
作者
Vijeyakumar, K. N. [1 ]
Maragatharaj, S. [2 ]
机构
[1] Dr Mahalingam Coll Engn & Technol, Pollachi, Tamil Nadu, India
[2] Dhirajlal Gandhi Coll Technol, Salem, Tamil Nadu, India
来源
CMC-COMPUTERS MATERIALS & CONTINUA | 2022年 / 70卷 / 02期
关键词
Application-specific integrated circuit; approximate computing; power dissipation; energy dissipation; image processing;
D O I
10.32604/cmc.2022.019789
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Approximate computing has received significant attention in the design of portable CMOS hardware for error-tolerant applications. This work proposes an approximate adder that to optimize area delay and achieve energy efficiency using Parallel Carry (PC) generation logic. For 'n' bits in input, the proposed algorithm use approximate addition for least n/2 significant bits and exact addition for most n/2 significant bits. A simple OR logic with no carry propagation is used to implement the approximate part. In the exact part, addition is performed using 4-bit adder blocks that implement PC at block level to reduce node capacitance in the critical path. Evaluations reveal that the maximum error of the proposed adder confines not more than 2(n/2). As an enhancement of the proposed algorithm, we use the Error Recovery (ER) module to reduce the average error. Synthesis results of Proposed-PC (P-PC) and Proposed-PCER (P-PCER) adders with n-16 in 180nm Application Specific Integrated Circuit (ASIC) PDK technology revealed 44.2% & 41.7% PDP reductions and 43.4% & 40.7% ADP reductions, respectively compared to the latest best approximate design compared. The functional and driving effectiveness of proposed adders are examined through digital image processing applications.
引用
收藏
页码:2543 / 2561
页数:19
相关论文
共 50 条
  • [1] An Energy and Area Efficient Carry Select Adder with Dual Carry Adder Cell
    You, Heng
    Yuan, Jia
    Tang, Weidi
    Qiao, Shushan
    [J]. ELECTRONICS, 2019, 8 (10)
  • [2] Modified energy Efficient carry save adder
    Bennet, Benisha
    Maflin, S.
    [J]. 2015 INTERNATIONAL CONFERENCED ON CIRCUITS, POWER AND COMPUTING TECHNOLOGIES (ICCPCT-2015), 2015,
  • [3] High-speed and energy efficient carry select adder (CSLA) dominated by carry generation logic
    Nam, Minho
    Choi, Yeonhun
    Cho, Kyoungrok
    [J]. MICROELECTRONICS JOURNAL, 2018, 79 : 70 - 78
  • [4] An Area Optimized Carry Select Adder
    Sahu, Rupashree
    Subudhi, Asit Kumar
    [J]. 2015 IEEE POWER, COMMUNICATION AND INFORMATION TECHNOLOGY CONFERENCE (PCITC-2015), 2015, : 589 - 594
  • [5] PARALLEL DIGITAL ADDER WITH OPTICAL CARRY
    MCMANUS, JB
    PUTNAM, RS
    [J]. JOURNAL OF THE OPTICAL SOCIETY OF AMERICA A-OPTICS IMAGE SCIENCE AND VISION, 1986, 3 (13): : P15 - P15
  • [6] Design techniques in Carry Select Adder using Parallel prefix adder for improved switching energy
    Sam, Shylu
    Paul, Sam
    Jingle, Diana Jeba
    Paul, Mano
    Anuradha
    Rani, Juliet Sheba
    [J]. PRZEGLAD ELEKTROTECHNICZNY, 2021, 97 (05): : 152 - 155
  • [7] Area Efficient Parallel Median Filter Using Approximate Comparator and Faithful Adder
    Vijeyakumar, Krishnasamy Natarajan
    Joel, Peter Thiagarajan Nelson Kingsley
    Jatana, Shree Harpreet Singh
    Saravanakumar, Natarajan
    Kalaiselvi, Sundaram
    [J]. IET CIRCUITS DEVICES & SYSTEMS, 2020, 14 (08) : 1318 - 1331
  • [8] Reconfigurable Delay Optimized Carry Select Adder
    Kumar, G. Kishore
    Balaji, N.
    [J]. 2017 INTERNATIONAL CONFERENCE ON INNOVATIONS IN ELECTRICAL, ELECTRONICS, INSTRUMENTATION AND MEDIA TECHNOLOGY (ICIEEIMT), 2017, : 123 - 127
  • [9] A New Carry Look-Ahead Adder Architecture Optimized for Speed and Energy
    Balasubramanian, Padmanabhan
    Maskell, Douglas L.
    [J]. ELECTRONICS, 2024, 13 (18)
  • [10] Speculative carry generation with prefix adder
    Choi, Youngmoon
    Swartzlander, Earl E., Jr.
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2008, 16 (03) : 321 - 326