共 50 条
- [21] High-Speed and Area-Efficient LUT-Based BCD Multiplier Design [J]. 2018 4TH IEEE INTERNATIONAL WIE CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (IEEE WIECON-ECE 2018), 2018, : 33 - 36
- [22] Design process of an area-efficient photobioreactor [J]. MARINE BIOTECHNOLOGY, 2008, 10 (04) : 404 - 415
- [23] Design of high-speed and area-efficient Montgomery modular multiplier for RSA algorithm [J]. 2004 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2004, : 320 - 323
- [25] Design of Efficient 1's Complement Modified Booth Multiplier [J]. 19TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD 2016), 2016, : 238 - 243
- [27] Power Efficient Approximate Booth Multiplier [J]. 2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
- [28] Area Efficient Low Power Modified Booth Multiplier for FIR Filter [J]. INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN ENGINEERING, SCIENCE AND TECHNOLOGY (ICETEST - 2015), 2016, 24 : 1163 - 1169
- [29] An Efficient Modified Booth Multiplier Architecture [J]. ICED: 2008 INTERNATIONAL CONFERENCE ON ELECTRONIC DESIGN, VOLS 1 AND 2, 2008, : 713 - +
- [30] Area-efficient video transform for HEVC applications [J]. ELECTRONICS LETTERS, 2015, 51 (14) : 1065 - 1066