An Efficient Design for Area-Efficient Truncated Adaptive Booth Multiplier for Signal Processing Applications

被引:2
|
作者
Radhakrishnan, S. [1 ]
Karn, Rakesh Kumar [2 ]
Nirmalraj, T. [3 ]
机构
[1] SASTRA Deemed Univ, Sch Elect & Elect, Thanjavur 613401, Tamil Nadu, India
[2] SASTRA Deemed Univ, Sch Elect & Elect Engn, Thanjavur, India
[3] SASTRA Deemed Univ, Thanjavur, India
关键词
Adaptive booth algorithm; significant bit; truncated; multiplier and partial product; LOW-POWER; ENERGY-EFFICIENT; SCHEME;
D O I
10.1142/S0218126621500377
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In digital signal processing (DSP), the most valuable elements of processing architecture are multiplier. The conventional partial products array is to create extra rows and columns. Generally, the fixed multiplication products are truncated to m bits. In this paper, we introduced an adaptive booth multiplier concept, which is based on truncated multiplication procedure. The extra partial product array is to create the complexities. In the higher order of partial product array, the deletion of LSB and the nongeneration of initial products are achieved. We added compensation bits at the appropriate retained bit position to minimize the error due to nongeneration and omission. Here, our proposed work is used to reduce the overhead and the complexity of partial product array. The proposed concept architecture is implemented in Verilog HDL software; also the design of RTL is manufactured. For experimental work, the bit multiplication of 8x8 with 8, 10, 12, 14 and 16 bits is used. The proposed method of truncated based adaptive booth encoding has shown the lower value results of area, delay and power consumption. The error performances are executed by various error normalizations. Finally, the proposed concept performance is checked with various state-of-art multiplier methodologies such as carry width multiplier, Vedic multiplier, voltage-mode multiplier and Wallace multiplier. In every bit value, the proposed booth encoding multiplier delivers better and optimal performance result.
引用
收藏
页数:23
相关论文
共 50 条
  • [21] High-Speed and Area-Efficient LUT-Based BCD Multiplier Design
    Sworna, Zarrin Tasnim
    Ul Haque, Mubin
    Anisuzzaman, D. M.
    [J]. 2018 4TH IEEE INTERNATIONAL WIE CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (IEEE WIECON-ECE 2018), 2018, : 33 - 36
  • [22] Design process of an area-efficient photobioreactor
    Zijffers, Jan-Willem F.
    Janssen, Marcel
    Tramper, Johannes
    Wijffels, Rene H.
    [J]. MARINE BIOTECHNOLOGY, 2008, 10 (04) : 404 - 415
  • [23] Design of high-speed and area-efficient Montgomery modular multiplier for RSA algorithm
    Mukaida, K
    Takenaka, M
    Torii, N
    Masui, S
    [J]. 2004 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2004, : 320 - 323
  • [24] Rapid design of area-efficient custom instructions for reconfigurable embedded processing
    Lam, Siew-Kei
    Srikanthan, Thambipillai
    [J]. JOURNAL OF SYSTEMS ARCHITECTURE, 2009, 55 (01) : 1 - 14
  • [25] Design of Efficient 1's Complement Modified Booth Multiplier
    Pekmestzi, Kiamal
    Efstathiou, Constaninos
    [J]. 19TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD 2016), 2016, : 238 - 243
  • [26] Area-Efficient Reconfigurable Architecture for Media Processing
    Mitsuyama, Yukio
    Takahashi, Kazuma
    Imai, Rintaro
    Hashimoto, Masanori
    Onoye, Takao
    Shirakawa, Isao
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2008, E91A (12) : 3651 - 3662
  • [27] Power Efficient Approximate Booth Multiplier
    Venkatachalam, Suganthi
    Lee, Hyuk Jae
    Ko, Seok-Bum
    [J]. 2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [28] Area Efficient Low Power Modified Booth Multiplier for FIR Filter
    Haridas, Greeshma
    George, David Solomon
    [J]. INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN ENGINEERING, SCIENCE AND TECHNOLOGY (ICETEST - 2015), 2016, 24 : 1163 - 1169
  • [29] An Efficient Modified Booth Multiplier Architecture
    Hussin, Razaidi
    Shakaff, Ali Yeon Md.
    Idris, Norina
    Sauli, Zaliman
    Ismail, Rizalafande Che
    Kamarudin, Afzan
    [J]. ICED: 2008 INTERNATIONAL CONFERENCE ON ELECTRONIC DESIGN, VOLS 1 AND 2, 2008, : 713 - +
  • [30] Area-efficient video transform for HEVC applications
    Chen, Yuan-Ho
    Liu, Chieh-Yang
    [J]. ELECTRONICS LETTERS, 2015, 51 (14) : 1065 - 1066