Design of area-efficient IIR filter using FPPE

被引:0
|
作者
Ramyarani, Nallathambi [1 ]
Subbiah, Veerana [2 ]
Deepa, Prabhakaran [3 ]
机构
[1] Sri Krishna Coll Engn & Technol, Dept Elect & Elect Engn, Coimbatore, Tamil Nadu, India
[2] PSG Coll Technol, Dept Elect & Elect Engn, Coimbatore, Tamil Nadu, India
[3] Govt Coll Technol, Dept Elect & Commun, Coimbatore, Tamil Nadu, India
关键词
Field programmable gate arrays; floating point arithmetic; floating point processing element; IEEE; 754-2008; standard; infinite impulse response filters; ARCHITECTURES;
D O I
10.3906/elk-1705-394
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Floating point arithmetic circuits provide wide dynamic range and high precision, and they are widely used in scientific computing and signal processing applications, but the complexity increases in hardware implementations of floating point units. In VLSI design architecture, many applications suffer in size of the components used in logical operations. The aim of reducing architecture is to gain reduction in power loss and also in area, but the reduction in size of the components leads to an increase in delay and memory. Hence, to overcome these limitations and to optimize the area, a novel design of floating point processing element (FPPE) architecture is proposed in this work with a smaller number of logical components and registers. A partially folded arithmetic function architecture is modeled for the design of an infinite impulse response (IIR) filter using FPPE and implemented on a field programmable gate array (FPGA) with efficient area. FPGAs are widely used in the implementation of floating point computing modules due to the increase in gate density and embedded arithmetic cores. Synthesis results prove that the proposed design of the IIR filter provides efficient area compared with existing works. The modules are designed in Verilog and implemented on Xilinx FPGAs.
引用
收藏
页码:2321 / 2330
页数:10
相关论文
共 50 条
  • [1] Area-efficient FIR filter design on FPGAs using distributed arithmetic
    Longa, Patrick
    Miri, Ali
    2006 IEEE INTERNATIONAL SYMPOSIUM ON SIGNAL PROCESSING AND INFORMATION TECHNOLOGY, VOLS 1 AND 2, 2006, : 248 - +
  • [2] Design of An Area-Efficient Hardware Filter for Embedded System
    Kim, Ji Kwang
    Gwon, Oh Scong
    Lee, Scung Eun
    2016 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2016, : 229 - 230
  • [3] An area-efficient interpolation filter using block structure
    Lee, KH
    Youn, DH
    Lee, C
    ICECS 2001: 8TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-III, CONFERENCE PROCEEDINGS, 2001, : 925 - 928
  • [4] Design of an Area-Efficient One-Dimensional Median Filter
    Chen, Ren-Der
    Chen, Pei-Yin
    Yeh, Chun-Hsien
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2013, 60 (10) : 662 - 666
  • [5] Area-Efficient Non-Uniform Lowpass Filter Design
    Faahand, Elahe
    Mehrshahi, Esfandiar
    Karimian, Shokrollah
    2020 10TH INTERNATIONAL SYMPOSIUM ON TELECOMMUNICATIONS (IST), 2020, : 103 - 106
  • [6] ASIC Implementation of Area-Efficient, High-Throughput 2-D IIR Filter Using Distributed Arithmetic
    Prashant Kumar
    Prabhat Chandra Shrivastava
    Manish Tiwari
    Amit Dhawan
    Circuits, Systems, and Signal Processing, 2018, 37 : 2934 - 2957
  • [7] ASIC Implementation of Area-Efficient, High-Throughput 2-D IIR Filter Using Distributed Arithmetic
    Kumar, Prashant
    Shrivastava, Prabhat Chandra
    Tiwari, Manish
    Dhawan, Amit
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2018, 37 (07) : 2934 - 2957
  • [8] A New Area-efficient FIR Filter Design Algorithm by Dynamic Programming
    Zhao, Juan
    Wang, Yujia
    Chen, Jiajia
    Feng, Feng
    2016 24TH EUROPEAN SIGNAL PROCESSING CONFERENCE (EUSIPCO), 2016, : 1853 - 1856
  • [9] A novel area-efficient MOSFET-C filter design methodology
    Takagi, S
    Wada, K
    Fujii, N
    Ismail, M
    Kim, DY
    APCCAS '96 - IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS '96, 1996, : 53 - 56
  • [10] Design of an area-efficient multiplier
    Kumar, Naman S.
    Shravan, S. D.
    Sudhanva, N. G.
    Hande, Shreyas V.
    Kumar, Praveen Y. G.
    2017 INTERNATIONAL CONFERENCE ON RECENT ADVANCES IN ELECTRONICS AND COMMUNICATION TECHNOLOGY (ICRAECT), 2017, : 329 - 332