Design of area-efficient IIR filter using FPPE

被引:0
|
作者
Ramyarani, Nallathambi [1 ]
Subbiah, Veerana [2 ]
Deepa, Prabhakaran [3 ]
机构
[1] Sri Krishna Coll Engn & Technol, Dept Elect & Elect Engn, Coimbatore, Tamil Nadu, India
[2] PSG Coll Technol, Dept Elect & Elect Engn, Coimbatore, Tamil Nadu, India
[3] Govt Coll Technol, Dept Elect & Commun, Coimbatore, Tamil Nadu, India
关键词
Field programmable gate arrays; floating point arithmetic; floating point processing element; IEEE; 754-2008; standard; infinite impulse response filters; ARCHITECTURES;
D O I
10.3906/elk-1705-394
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Floating point arithmetic circuits provide wide dynamic range and high precision, and they are widely used in scientific computing and signal processing applications, but the complexity increases in hardware implementations of floating point units. In VLSI design architecture, many applications suffer in size of the components used in logical operations. The aim of reducing architecture is to gain reduction in power loss and also in area, but the reduction in size of the components leads to an increase in delay and memory. Hence, to overcome these limitations and to optimize the area, a novel design of floating point processing element (FPPE) architecture is proposed in this work with a smaller number of logical components and registers. A partially folded arithmetic function architecture is modeled for the design of an infinite impulse response (IIR) filter using FPPE and implemented on a field programmable gate array (FPGA) with efficient area. FPGAs are widely used in the implementation of floating point computing modules due to the increase in gate density and embedded arithmetic cores. Synthesis results prove that the proposed design of the IIR filter provides efficient area compared with existing works. The modules are designed in Verilog and implemented on Xilinx FPGAs.
引用
收藏
页码:2321 / 2330
页数:10
相关论文
共 50 条
  • [41] Area-efficient RC Low Pass Filter using T-networked Resistors and Capacitance Multiplier
    Seok, Changho
    Lim, Kyomuk
    Seo, Jindeok
    Kim, Hyeunho
    Im, Seunghyun
    Kim, Ji-Hoon
    Kim, Choul-Young
    Ko, Hyoungho
    2013 13TH INTERNATIONAL CONFERENCE ON CONTROL, AUTOMATION AND SYSTEMS (ICCAS 2013), 2013, : 1308 - 1311
  • [42] Area-efficient area pad design for high pin-count chips
    Luh, L
    Choma, J
    Draper, J
    NINTH GREAT LAKES SYMPOSIUM ON VLSI, PROCEEDINGS, 1999, : 78 - 81
  • [43] Area-Efficient Fault Tolerant Design for Finite State Machines
    Choi, Soyeon
    Park, Jiwoon
    Yoo, Hoyoung
    2020 INTERNATIONAL CONFERENCE ON ELECTRONICS, INFORMATION, AND COMMUNICATION (ICEIC), 2020,
  • [44] Design of IIR digital filter
    Zhou, Yaohui
    Wang, Yunbo
    Zhu, Weixin
    Zhang, Yuzhong
    Wu, Huanzhou
    Dianli Zidonghua Shebei/Electric Power Automation Equipment, 2010, 30 (09): : 129 - 131
  • [45] A LOW-POWER, AREA-EFFICIENT DIGITAL-FILTER FOR DECIMATION AND INTERPOLATION
    BRANDT, BP
    WOOLEY, BA
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1994, 29 (06) : 679 - 687
  • [46] Design and implementation of efficient IIR LMS adaptive filter with improved performance
    Bujjibabu, P.
    Sirisha, K.
    PROCEEDINGS OF THE 2017 INTERNATIONAL CONFERENCE ON BIG DATA ANALYTICS AND COMPUTATIONAL INTELLIGENCE (ICBDAC), 2017, : 240 - 245
  • [47] Efficient adaptive filtering in subbands using IIR filter banks
    Kolltveit, OE
    Husoy, JH
    1996 IEEE DIGITAL SIGNAL PROCESSING WORKSHOP, PROCEEDINGS, 1996, : 61 - 64
  • [48] Design of IIR Digital Filter
    He, Ping
    Chang, HongLi
    Gao, Han
    Wang, ZiYi
    PROCEEDINGS OF 2017 6TH INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND NETWORK TECHNOLOGY (ICCSNT 2017), 2017, : 506 - 507
  • [49] Design of an Area-Efficient and Low-Power NoC Architecture Using a Hybrid Network Topology
    Kim, Woo Joo
    Hwang, Sun Young
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2008, E91A (11) : 3297 - 3303
  • [50] Area-Efficient Error-Resilient Discrete Fourier Transformation Design using Stochastic Computing
    Yuan, Bo
    Wang, Yanzhi
    Wang, Zhongfeng
    2016 INTERNATIONAL GREAT LAKES SYMPOSIUM ON VLSI (GLSVLSI), 2016, : 33 - 38