A LOW-POWER, AREA-EFFICIENT DIGITAL-FILTER FOR DECIMATION AND INTERPOLATION

被引:40
|
作者
BRANDT, BP [1 ]
WOOLEY, BA [1 ]
机构
[1] TEXAS INSTRUMENTS INC,CTR SEMICOND PROC & DESIGN,DALLAS,TX 75243
关键词
D O I
10.1109/4.293113
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The area and power consumption of oversampled data converters are governed largely by the associated digital decimation and interpolation filters. This paper presents a low-power, area-efficient, mask-programmable digital filter for decimation and interpolation in digital-audio applications. Several architectural and implementation features reduce the complexity of the filter and allow its realization in a die area of only 3670 mils2 (2.37 mm2) in a 1-mum CMOS technology. The use of simple multiplier-free arithmetic logic and a new memory addressing scheme for multi rate digital filters results in a power consumption of only 18.8 mW from a 5-V supply and 6.5 mW from a 3-V supply. The memory addressing scheme and the programmable functionality of the filter are general enough to implement a wide class of FIR and IIR single-rate and multi-rate digital filters.
引用
收藏
页码:679 / 687
页数:9
相关论文
共 50 条
  • [1] A low-power digital filter for decimation and interpolation using approximate processing
    Pan, CJ
    [J]. 1997 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE - DIGEST OF TECHNICAL PAPERS, 1997, 40 : 102 - 103
  • [2] Low-power area-efficient decimation filters in sigma-delta ADCs
    Yi, Feng
    Wu, Xiaobo
    Xu, Jian
    [J]. EDSSC: 2007 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, VOLS 1 AND 2, PROCEEDINGS, 2007, : 833 - 836
  • [3] Low-power and area-efficient FIR filter implementation suitable for multiple taps
    Kim, KS
    Lee, K
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2003, 11 (01) : 150 - 153
  • [4] An Area-Efficient Implementation of ΣΔ ADC Multistage Decimation Filter
    Deng, Chenxi
    [J]. 2013 IEEE 10TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2013,
  • [5] Low-Power and Area-Efficient Carry Select Adder
    Ramkumar, B.
    Kittur, Harish M.
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (02) : 371 - 375
  • [6] Voltage-buffer-based low-power area-efficient SCFIR filter for wireless communication
    Dlugosz, R
    Wojtyna, R
    [J]. VLSI Circuits and Systems II, Pts 1 and 2, 2005, 5837 : 288 - 299
  • [7] A low-power, area-efficient multichannel receiver for micro MRI
    Dehkhoda, Fahimeh
    Frounchi, Javad
    Al-Sarawi, Said
    [J]. INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2014, 42 (08) : 858 - 869
  • [8] An Area-Efficient, Low-Power CMOS Fractional Bandgap Reference
    Appuhamylage, Indika U. K. Bogoda
    Okura, Shunsuke
    Ido, Toru
    Taniguchi, Kenji
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2011, E94C (06) : 960 - 967
  • [9] Low-power implementation of a Comb decimation filter for ΔΣ analog-to-digital converters
    Xin, Xiao-ning
    Yu, Hai-bin
    Yang, Zhi-jia
    Lv, Yan
    [J]. 2006 8TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, VOLS 1-4, 2006, : 626 - 629
  • [10] OPTIMUM FIR DIGITAL-FILTER IMPLEMENTATIONS FOR DECIMATION, INTERPOLATION, AND NARROW-BAND FILTERING
    CROCHIERE, RE
    RABINER, LR
    [J]. IEEE TRANSACTIONS ON ACOUSTICS SPEECH AND SIGNAL PROCESSING, 1975, 23 (05): : 444 - 456