A LOW-POWER, AREA-EFFICIENT DIGITAL-FILTER FOR DECIMATION AND INTERPOLATION

被引:40
|
作者
BRANDT, BP [1 ]
WOOLEY, BA [1 ]
机构
[1] TEXAS INSTRUMENTS INC,CTR SEMICOND PROC & DESIGN,DALLAS,TX 75243
关键词
D O I
10.1109/4.293113
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The area and power consumption of oversampled data converters are governed largely by the associated digital decimation and interpolation filters. This paper presents a low-power, area-efficient, mask-programmable digital filter for decimation and interpolation in digital-audio applications. Several architectural and implementation features reduce the complexity of the filter and allow its realization in a die area of only 3670 mils2 (2.37 mm2) in a 1-mum CMOS technology. The use of simple multiplier-free arithmetic logic and a new memory addressing scheme for multi rate digital filters results in a power consumption of only 18.8 mW from a 5-V supply and 6.5 mW from a 3-V supply. The memory addressing scheme and the programmable functionality of the filter are general enough to implement a wide class of FIR and IIR single-rate and multi-rate digital filters.
引用
下载
收藏
页码:679 / 687
页数:9
相关论文
共 50 条
  • [41] Design of an Area-Efficient and Low-Power Hierarchical NoC Architecture Based on Circuit Switching
    Kim, Woo Joo
    Lee, Sung Hee
    Hwang, Sun Young
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2009, E92A (03) : 890 - 899
  • [42] Low-power and area-efficient PSK demodulator for wirelessly powered implantable command receivers
    Gong, C. -S. A.
    Shiue, M. -T.
    Yao, K. -W.
    Chen, T. -Y.
    ELECTRONICS LETTERS, 2008, 44 (14) : 841 - U162
  • [43] Design of an Area-Efficient and Low-Power NoC Architecture Using a Hybrid Network Topology
    Kim, Woo Joo
    Hwang, Sun Young
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2008, E91A (11) : 3297 - 3303
  • [44] Highly Area-Efficient Low-Power SRAM Cell with 2 Transistors and 2 Resistors
    Li, Jiayi
    Li, Jingyu
    Ding, Yi
    Liu, Chunsen
    Hou, Xiang
    Chen, Huawei
    Xiong, Yan
    Zhang, David Wei
    Chai, Yang
    Zhou, Peng
    2019 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2019,
  • [45] Low-power area-efficient design of embedded high-speed A/D converters
    Miyazaki, D
    Kawahito, S
    IEICE TRANSACTIONS ON ELECTRONICS, 2000, E83C (11): : 1724 - 1732
  • [46] Low-power area-efficient high-speed I/O circuit techniques
    Lee, MJE
    Dally, WJ
    Chiang, P
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (11) : 1591 - 1599
  • [47] An 8-Channel, Area-Efficient, Low-Power Audio Sampling Rate Converter
    Kuang, Haipeng
    Wang, Dejiang
    2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 21 - 24
  • [48] Towards Generic Low-Power Area-Efficient Standard Cell Based Memory Architectures
    Meinerzhagen, P.
    Roth, C.
    Burg, A.
    53RD IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 129 - 132
  • [49] Low-power area-efficient wide-range robust CMOS temperature sensors
    Jawed, Syed Arsalan
    Qureshi, Waqar Ahmed
    Shafique, Atia
    Qureshi, Junaid Ali
    Hameed, Abdul
    Ahmed, Moaaz
    MICROELECTRONICS JOURNAL, 2013, 44 (02) : 119 - 127
  • [50] Local Field Potential Measurement with Low-Power Area-Efficient Neural Recording Amplifier
    Dwivedi, Shashank
    Gogoi, A. K.
    2015 IEEE INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, INFORMATICS, COMMUNICATION AND ENERGY SYSTEMS (SPICES), 2015,