A LOW-POWER, AREA-EFFICIENT DIGITAL-FILTER FOR DECIMATION AND INTERPOLATION

被引:40
|
作者
BRANDT, BP [1 ]
WOOLEY, BA [1 ]
机构
[1] TEXAS INSTRUMENTS INC,CTR SEMICOND PROC & DESIGN,DALLAS,TX 75243
关键词
D O I
10.1109/4.293113
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The area and power consumption of oversampled data converters are governed largely by the associated digital decimation and interpolation filters. This paper presents a low-power, area-efficient, mask-programmable digital filter for decimation and interpolation in digital-audio applications. Several architectural and implementation features reduce the complexity of the filter and allow its realization in a die area of only 3670 mils2 (2.37 mm2) in a 1-mum CMOS technology. The use of simple multiplier-free arithmetic logic and a new memory addressing scheme for multi rate digital filters results in a power consumption of only 18.8 mW from a 5-V supply and 6.5 mW from a 3-V supply. The memory addressing scheme and the programmable functionality of the filter are general enough to implement a wide class of FIR and IIR single-rate and multi-rate digital filters.
引用
收藏
页码:679 / 687
页数:9
相关论文
共 50 条
  • [21] DIGITAL-FILTER DESIGN FOR GENERALIZED INTERPOLATION
    ADAMS, JW
    BAYMA, RW
    NELSON, JE
    1989 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 1989, : 1299 - 1302
  • [22] ON FIR DIGITAL-FILTER IMPLEMENTATIONS FOR INTERPOLATION
    JENQ, YC
    IEEE TRANSACTIONS ON ACOUSTICS SPEECH AND SIGNAL PROCESSING, 1981, 29 (02): : 315 - 317
  • [23] A Low-Offset Dynamic Comparator with Area-Efficient and Low-Power Offset Cancellation
    Zhong, Xiaopeng
    Bermak, Amine
    Tsui, Chi-Ying
    2017 IFIP/IEEE INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2017, : 148 - 153
  • [24] Area-efficient parallel FIR digital filter implementations
    Parker, DA
    Parhi, KK
    INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS 1996, PROCEEDINGS, 1996, : 93 - 111
  • [25] Fast Fourier transform processor based on low-power and area-efficient algorithm
    Oh, JY
    Lim, MS
    PROCEEDINGS OF 2004 IEEE ASIA-PACIFIC CONFERENCE ON ADVANCED SYSTEM INTEGRATED CIRCUITS, 2004, : 198 - 201
  • [26] Design of high-speed, low-power, and area-efficient FIR filters
    Liacha, Ahmed
    Oudjida, Abdelkrim K.
    Ferguene, Farid
    Bakiri, Mohammed
    Berrandjia, Mohamed L.
    IET CIRCUITS DEVICES & SYSTEMS, 2018, 12 (01) : 1 - 11
  • [27] A low-power and area-efficient quaternary adder based on CNTFET switching logic
    Fakhari, Shirin
    Bastani, Narges Hajizadeh
    Moaiyeri, Mohammad Hossein
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2019, 98 (01) : 221 - 232
  • [28] Pre-charge solution for low-power, area-efficient SAR ADC
    Sarafi, Sahar
    Bin Aain, Abu Khari
    Bargoshadi, Javad Abbaszadeh
    Chegini, Amin
    IEICE ELECTRONICS EXPRESS, 2015, 12 (20):
  • [29] An area-efficient low-power SC integrator for very high resolution ADCS
    Zare-Hoseini, H
    Azizi, MY
    Shoaei, O
    SCS 2003: INTERNATIONAL SYMPOSIUM ON SIGNALS, CIRCUITS AND SYSTEMS, VOLS 1 AND 2, PROCEEDINGS, 2003, : 365 - 368
  • [30] Decimation filter for a low-power sensor-interface system
    Laulainen, Erkka
    Kosunen, Marko
    Koskinen, Lauri
    Paavola, Matti
    Halonen, Kari
    2007 NORCHIP, 2007, : 65 - 68