A LOW-POWER, AREA-EFFICIENT DIGITAL-FILTER FOR DECIMATION AND INTERPOLATION

被引:40
|
作者
BRANDT, BP [1 ]
WOOLEY, BA [1 ]
机构
[1] TEXAS INSTRUMENTS INC,CTR SEMICOND PROC & DESIGN,DALLAS,TX 75243
关键词
D O I
10.1109/4.293113
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The area and power consumption of oversampled data converters are governed largely by the associated digital decimation and interpolation filters. This paper presents a low-power, area-efficient, mask-programmable digital filter for decimation and interpolation in digital-audio applications. Several architectural and implementation features reduce the complexity of the filter and allow its realization in a die area of only 3670 mils2 (2.37 mm2) in a 1-mum CMOS technology. The use of simple multiplier-free arithmetic logic and a new memory addressing scheme for multi rate digital filters results in a power consumption of only 18.8 mW from a 5-V supply and 6.5 mW from a 3-V supply. The memory addressing scheme and the programmable functionality of the filter are general enough to implement a wide class of FIR and IIR single-rate and multi-rate digital filters.
引用
收藏
页码:679 / 687
页数:9
相关论文
共 50 条
  • [31] A low-power and area-efficient quaternary adder based on CNTFET switching logic
    Shirin Fakhari
    Narges Hajizadeh Bastani
    Mohammad Hossein Moaiyeri
    Analog Integrated Circuits and Signal Processing, 2019, 98 : 221 - 232
  • [32] Design and Implementation of Area-Efficient and Low-Power Configurable Booth-Multiplier
    Shrestha, Rahul
    Rastogim, Utkarsh
    2016 29TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2016 15TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2016, : 599 - 600
  • [33] A compact low-power decimation filter for sigma delta modulators
    Li, SF
    Wetherrell, J
    2000 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, PROCEEDINGS, VOLS I-VI, 2000, : 3223 - 3226
  • [34] An Area-Efficient Column-Parallel Digital Decimation Filter With Pre-BWI Topology for CMOS Image Sensor
    Tang, Fang
    Wang, Zhongjie
    Xia, Yingjun
    Liu, Fan
    Zhou, Xichuan
    Hu, Shengdong
    Lin, Zhi
    Bermak, Amine
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2018, 65 (08) : 2524 - 2533
  • [35] Design, simulation and implementation of a low-power digital decimation filter for G.232 standard
    Babaii, N
    Nabavi, A
    3RD IEEE INTERNATIONAL WORKSHOP ON SYSTEM-ON-CHIP FOR REAL-TIME APPLICATIONS, PROCEEDINGS, 2003, : 390 - 393
  • [36] Power and Area Efficient Decimation Filter Architectures of Wireless Receivers
    Rajagopal, Latha
    PROCEEDINGS OF THE NATIONAL ACADEMY OF SCIENCES INDIA SECTION A-PHYSICAL SCIENCES, 2017, 87 (01) : 83 - 96
  • [37] AN OVERSAMPLING SUBBAND ADAPTIVE DIGITAL-FILTER WITH RATIONAL DECIMATION RATIOS
    KIYA, H
    YAMAZAKI, H
    ASHIHARA, K
    ELECTRONICS AND COMMUNICATIONS IN JAPAN PART III-FUNDAMENTAL ELECTRONIC SCIENCE, 1995, 78 (01): : 89 - 97
  • [38] Power and Area Efficient Decimation Filter Architectures of Wireless Receivers
    Latha Rajagopal
    Proceedings of the National Academy of Sciences, India Section A: Physical Sciences, 2017, 87 : 83 - 96
  • [39] A Low-Power Area-Efficient Precision Scalable Multiplier with an Input Vector Systolic Structure
    Tang, Xiqin
    Li, Yang
    Lin, Chenxiao
    Shang, Delong
    ELECTRONICS, 2022, 11 (17)
  • [40] Embedded Capacitor-Multiplier Compensation for Area-Efficient Low-Power Multistage Amplifiers
    Yan, Zushu
    2009 JOINT IEEE NORTH-EAST WORKSHOP ON CIRCUITS AND SYSTEMS AND TAISA CONFERENCE, 2009, : 153 - 156