Design of area-efficient IIR filter using FPPE

被引:0
|
作者
Ramyarani, Nallathambi [1 ]
Subbiah, Veerana [2 ]
Deepa, Prabhakaran [3 ]
机构
[1] Sri Krishna Coll Engn & Technol, Dept Elect & Elect Engn, Coimbatore, Tamil Nadu, India
[2] PSG Coll Technol, Dept Elect & Elect Engn, Coimbatore, Tamil Nadu, India
[3] Govt Coll Technol, Dept Elect & Commun, Coimbatore, Tamil Nadu, India
关键词
Field programmable gate arrays; floating point arithmetic; floating point processing element; IEEE; 754-2008; standard; infinite impulse response filters; ARCHITECTURES;
D O I
10.3906/elk-1705-394
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Floating point arithmetic circuits provide wide dynamic range and high precision, and they are widely used in scientific computing and signal processing applications, but the complexity increases in hardware implementations of floating point units. In VLSI design architecture, many applications suffer in size of the components used in logical operations. The aim of reducing architecture is to gain reduction in power loss and also in area, but the reduction in size of the components leads to an increase in delay and memory. Hence, to overcome these limitations and to optimize the area, a novel design of floating point processing element (FPPE) architecture is proposed in this work with a smaller number of logical components and registers. A partially folded arithmetic function architecture is modeled for the design of an infinite impulse response (IIR) filter using FPPE and implemented on a field programmable gate array (FPGA) with efficient area. FPGAs are widely used in the implementation of floating point computing modules due to the increase in gate density and embedded arithmetic cores. Synthesis results prove that the proposed design of the IIR filter provides efficient area compared with existing works. The modules are designed in Verilog and implemented on Xilinx FPGAs.
引用
收藏
页码:2321 / 2330
页数:10
相关论文
共 50 条
  • [21] Area-efficient K-Nearest Neighbor Design using Stochastic Computing
    Xie, Yi
    Deng, Chunhua
    Liao, Siyu
    Yuan, Bo
    2018 CONFERENCE RECORD OF 52ND ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS, AND COMPUTERS, 2018, : 782 - 786
  • [22] An Area-Efficient Carry Select Adder Design by using 180 nm Technology
    Wadhwa, Garish Kumar
    Grover, Amit
    Grover, Neeti
    GurpreetSingh
    INTERNATIONAL JOURNAL OF ADVANCED COMPUTER SCIENCE AND APPLICATIONS, 2013, 4 (01) : 119 - 122
  • [23] Area-efficient layout design for CMOS output transistors
    Ker, MD
    Wu, CY
    Wu, TS
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1997, 44 (04) : 635 - 645
  • [24] Automatic design of area-efficient configurable ASIC cores
    Compton, Katherine
    Hauck, Scott
    IEEE TRANSACTIONS ON COMPUTERS, 2007, 56 (05) : 662 - 672
  • [25] Area-efficient and low latency architecture for high speed FIR filter using distributed arithmetic
    Shanthi, Komatnani Govindan
    Nagarajan, Nanjundan
    ICIC Express Letters, Part B: Applications, 2015, 6 (08): : 2053 - 2058
  • [26] SEE-hardened-by-design area-efficient SRAMs
    Lam, Duncan Yu
    Lan, James
    McMurchie, Larry
    Sechen, Carl
    2005 IEEE Aerospace Conference, Vols 1-4, 2005, : 2461 - 2467
  • [27] Design and realization of area-efficient approximate multiplier structures for
    Anguraj, Parthibaraj
    Krishnan, Thiruvenkadam
    MICROPROCESSORS AND MICROSYSTEMS, 2023, 102
  • [28] Design and Optimization of an Area-efficient SOT-MRAM
    Wang, Chao
    Wang, Zhaohao
    Wu, Bi
    Zhao, Weisheng
    2019 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2019,
  • [29] On the Design of an Energy Efficient Digital IIR A-Weighting Filter Using Approximate Multiplication
    Pilipovic, Ratko
    Risojevic, Vladimir
    Bulic, Patricio
    SENSORS, 2021, 21 (03) : 1 - 22
  • [30] Area-Efficient Scaling-free DFT/FFT Design using Stochastic Computing
    Yuan, Bo
    Wang, Yanzhi
    Wang, Zhongfeng
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 2904 - 2904