Low-Power and Area-Efficient Parallel Multiplier Design Using Two-Dimensional Bypassing

被引:3
|
作者
Kumar, Pankaj [1 ]
Sharma, Rajender Kumar [1 ]
机构
[1] Natl Inst Technol, Dept Elect & Commun Engn, Kurukshetra 136119, Haryana, India
关键词
Multiplier; bypassing; adder; low power; switching transition; HIGH-SPEED;
D O I
10.1142/S021812661750030X
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
To develop low-power, high-speed and area-efficient design for portable electronics devices and signal processing applications is a very challenging task. Multiplier has an important role in digital signal processing. Reducing the power consumption of multiplier will bring significant power reduction and other associated advantages in the overall digital system. In this paper, a low-power and area-efficient two-dimensional bypassing multiplier is presented. In two-dimensional bypassing, row and column are bypassed and thus the switching power is saved. Simulation results are realized using UMC 90nm CMOS technology and 0.9 V, with Cadence Spectre simulation tool. The proposed architecture is compared with the existing multiplier architectures, i.e., Braun's multiplier, row bypassing multiplier, column bypassing multiplier and row and column bypassing multiplier. Performance parameters of the proposed multiplier are better than the existing multipliers in terms of area occupation, power dissipation and power-delay product. These results are obtained for randomly generated input test patterns having uniform distribution probability.
引用
收藏
页数:18
相关论文
共 50 条
  • [1] Design and Implementation of Area-Efficient and Low-Power Configurable Booth-Multiplier
    Shrestha, Rahul
    Rastogim, Utkarsh
    [J]. 2016 29TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2016 15TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2016, : 599 - 600
  • [2] Low-power parallel multiplier with column bypassing
    Wen, MC
    Wang, SJ
    Lin, YN
    [J]. ELECTRONICS LETTERS, 2005, 41 (10) : 581 - 583
  • [3] Low-Power Multiplier Design Using a Bypassing Technique
    Wang, Chua-Chin
    Sung, Gang-Neng
    [J]. JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2009, 57 (03): : 331 - 338
  • [4] Low-Power Multiplier Design Using a Bypassing Technique
    Chua-Chin Wang
    Gang-Neng Sung
    [J]. Journal of Signal Processing Systems, 2009, 57 : 331 - 338
  • [5] Two-dimensional signal Gating for low-power array multiplier design
    Huang, ZJ
    Ercegovac, MD
    [J]. 2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, PROCEEDINGS, 2002, : 489 - 492
  • [6] Low-power Less-Area Bypassing-Based Multiplier Design
    Sahu, Amit Kumar
    Kumre, Laxmi
    [J]. PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON INVENTIVE COMPUTING AND INFORMATICS (ICICI 2017), 2017, : 522 - 526
  • [7] Low-Power Multiplier Design with Row and Column Bypassing
    Yan, Jin-Tai
    Chen, Zhi-Wei
    [J]. IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2009, : 227 - 230
  • [8] Design of an area-efficient multiplier
    Kumar, Naman S.
    Shravan, S. D.
    Sudhanva, N. G.
    Hande, Shreyas V.
    Kumar, Praveen Y. G.
    [J]. 2017 INTERNATIONAL CONFERENCE ON RECENT ADVANCES IN ELECTRONICS AND COMMUNICATION TECHNOLOGY (ICRAECT), 2017, : 329 - 332
  • [9] A Low-Power Area-Efficient Precision Scalable Multiplier with an Input Vector Systolic Structure
    Tang, Xiqin
    Li, Yang
    Lin, Chenxiao
    Shang, Delong
    [J]. ELECTRONICS, 2022, 11 (17)
  • [10] Embedded Capacitor-Multiplier Compensation for Area-Efficient Low-Power Multistage Amplifiers
    Yan, Zushu
    [J]. 2009 JOINT IEEE NORTH-EAST WORKSHOP ON CIRCUITS AND SYSTEMS AND TAISA CONFERENCE, 2009, : 153 - 156