共 50 条
- [1] Design and Implementation of Area-Efficient and Low-Power Configurable Booth-Multiplier [J]. 2016 29TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2016 15TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2016, : 599 - 600
- [2] Low-power parallel multiplier with column bypassing [J]. ELECTRONICS LETTERS, 2005, 41 (10) : 581 - 583
- [3] Low-Power Multiplier Design Using a Bypassing Technique [J]. JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2009, 57 (03): : 331 - 338
- [4] Low-Power Multiplier Design Using a Bypassing Technique [J]. Journal of Signal Processing Systems, 2009, 57 : 331 - 338
- [5] Two-dimensional signal Gating for low-power array multiplier design [J]. 2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, PROCEEDINGS, 2002, : 489 - 492
- [6] Low-power Less-Area Bypassing-Based Multiplier Design [J]. PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON INVENTIVE COMPUTING AND INFORMATICS (ICICI 2017), 2017, : 522 - 526
- [7] Low-Power Multiplier Design with Row and Column Bypassing [J]. IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2009, : 227 - 230
- [8] Design of an area-efficient multiplier [J]. 2017 INTERNATIONAL CONFERENCE ON RECENT ADVANCES IN ELECTRONICS AND COMMUNICATION TECHNOLOGY (ICRAECT), 2017, : 329 - 332
- [10] Embedded Capacitor-Multiplier Compensation for Area-Efficient Low-Power Multistage Amplifiers [J]. 2009 JOINT IEEE NORTH-EAST WORKSHOP ON CIRCUITS AND SYSTEMS AND TAISA CONFERENCE, 2009, : 153 - 156