Low-Power and Area-Efficient Parallel Multiplier Design Using Two-Dimensional Bypassing

被引:3
|
作者
Kumar, Pankaj [1 ]
Sharma, Rajender Kumar [1 ]
机构
[1] Natl Inst Technol, Dept Elect & Commun Engn, Kurukshetra 136119, Haryana, India
关键词
Multiplier; bypassing; adder; low power; switching transition; HIGH-SPEED;
D O I
10.1142/S021812661750030X
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
To develop low-power, high-speed and area-efficient design for portable electronics devices and signal processing applications is a very challenging task. Multiplier has an important role in digital signal processing. Reducing the power consumption of multiplier will bring significant power reduction and other associated advantages in the overall digital system. In this paper, a low-power and area-efficient two-dimensional bypassing multiplier is presented. In two-dimensional bypassing, row and column are bypassed and thus the switching power is saved. Simulation results are realized using UMC 90nm CMOS technology and 0.9 V, with Cadence Spectre simulation tool. The proposed architecture is compared with the existing multiplier architectures, i.e., Braun's multiplier, row bypassing multiplier, column bypassing multiplier and row and column bypassing multiplier. Performance parameters of the proposed multiplier are better than the existing multipliers in terms of area occupation, power dissipation and power-delay product. These results are obtained for randomly generated input test patterns having uniform distribution probability.
引用
收藏
页数:18
相关论文
共 50 条
  • [21] Design of high-speed, low-power, and area-efficient FIR filters
    Liacha, Ahmed
    Oudjida, Abdelkrim K.
    Ferguene, Farid
    Bakiri, Mohammed
    Berrandjia, Mohamed L.
    [J]. IET CIRCUITS DEVICES & SYSTEMS, 2018, 12 (01) : 1 - 11
  • [22] A low-power 2-dimensional bypassing multiplier using 0.35 um CMOS technology
    Wang, Chua-Chin
    Sung, Gang-Neng
    [J]. IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: EMERGING VLSI TECHNOLOGIES AND ARCHITECTURES, 2006, : 405 - +
  • [23] Low-power area-efficient pipelined A/D converter design using a single-ended amplifier
    Miyazaki, D
    Kawahito, S
    Tadokoro, Y
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1999, E82A (02) : 293 - 300
  • [24] Low-Power Area-Efficient Pipelined A/D Converter Design Using a Single-Ended Amplifier
    Daisuke Miyazaki
    Shoji Kawahito
    [J]. Analog Integrated Circuits and Signal Processing, 2000, 25 : 235 - 244
  • [25] Low-power area-efficient pipelined A/D converter design using a single-ended amplifier
    Miyazaki, D
    Kawahito, S
    Tadokoro, Y
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2000, 25 (03) : 235 - 244
  • [26] A low-power multiplier with bypassing logic and operand decomposition
    Kuo, Ko-Chi
    Chou, Chi-Wen
    [J]. IMECS 2006: INTERNATIONAL MULTICONFERENCE OF ENGINEERS AND COMPUTER SCIENTISTS, 2006, : 217 - +
  • [27] Design of a Low-Power and Area-Efficient LDO Regulator Using a Negative-R-Assisted Technique
    Kim, Jung Sik
    Javed, Khurram
    Roh, Jeongjin
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2023, 70 (10) : 3892 - 3896
  • [28] Area-Efficient Two-Dimensional Separable Convolution Structure
    Kim, Hyeonkyu
    Yoo, Hoyoung
    [J]. JOURNAL OF IMAGING SCIENCE AND TECHNOLOGY, 2019, 63 (05)
  • [29] A low-power, area-efficient multichannel receiver for micro MRI
    Dehkhoda, Fahimeh
    Frounchi, Javad
    Al-Sarawi, Said
    [J]. INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2014, 42 (08) : 858 - 869
  • [30] Design of an Area-Efficient and Low-Power Hierarchical NoC Architecture Based on Circuit Switching
    Kim, Woo Joo
    Lee, Sung Hee
    Hwang, Sun Young
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2009, E92A (03) : 890 - 899