共 50 条
- [22] A low-power 2-dimensional bypassing multiplier using 0.35 um CMOS technology [J]. IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: EMERGING VLSI TECHNOLOGIES AND ARCHITECTURES, 2006, : 405 - +
- [24] Low-Power Area-Efficient Pipelined A/D Converter Design Using a Single-Ended Amplifier [J]. Analog Integrated Circuits and Signal Processing, 2000, 25 : 235 - 244
- [26] A low-power multiplier with bypassing logic and operand decomposition [J]. IMECS 2006: INTERNATIONAL MULTICONFERENCE OF ENGINEERS AND COMPUTER SCIENTISTS, 2006, : 217 - +