Design of a Low-Power and Area-Efficient LDO Regulator Using a Negative-R-Assisted Technique

被引:3
|
作者
Kim, Jung Sik [1 ]
Javed, Khurram [2 ]
Roh, Jeongjin [1 ]
机构
[1] Hanyang Univ, Dept Elect Engn, Ansan 15588, South Korea
[2] Inst Space Technol, Dept Elect Engn, Islamabad 44000, Pakistan
基金
新加坡国家研究基金会;
关键词
Low-power; area-efficient; low dropout (LDO) regulator; negative-R-assisted LDO; power management IC (PMIC);
D O I
10.1109/TCSII.2023.3289497
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
To mitigate the non-ideal virtual ground at the feed-back node of a low dropout (LDO) regulator, this brief presents an LDO with an off-chip capacitor that uses a negative-R assisted technique, which enhances its performance, including load/line regulation and power supply rejection (PSR). This technique enables the LDO to achieve improved performance despite the small size of the pass transistor, resulting in low-power and area-efficient LDO regulators. The proposed negative-R-assisted LDO provides 100 mA, with load regulation of 0.09 mV/mA, line regulation of 6 mV/V, and PSR of -31 dB. The proposed negative-R-assisted LDO was implemented with 150 nm transistors in a28 nm standard CMOS process with an active area of 4,200 mu m(2).The proposed LDO achieves a superior figure-of-merit (FoM) of 13.5 ps (FoM1) and 0.057 ps<middle dot>mm(2)(FoM2).
引用
收藏
页码:3892 / 3896
页数:5
相关论文
共 50 条