Low-power area-efficient pipelined A/D converter design using a single-ended amplifier

被引:0
|
作者
Miyazaki, D [1 ]
Kawahito, S [1 ]
Tadokoro, Y [1 ]
机构
[1] Toyohashi Univ Technol, Dept Informat & Comp Sci, Toyohashi, Aichi 4418580, Japan
关键词
pipelined A/D converter; single-ended amplifier; low power design; portable video device;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a new scheme of a low-power area-efficient pipelined A/D converter using a single-ended amplifier. The proposed multiply-by-two single-ended amplifier using switched capacitor circuits has smaller DC bias current compared to the conventional fully-differential scheme, and has a small capacitor mismatch sensitivity, allowing us to use a smaller capacitance. The simple high-gain dynamic-biased regulated cascode amplifier also has an excellent switching response. These properties lead to the low-power area-efficient design of highspeed A/D converters. The estimated power dissipation of the 10b pipelined A/D converter is less than 12 mW at 20 MSample/s.
引用
收藏
页码:293 / 300
页数:8
相关论文
共 50 条
  • [1] Low-power area-efficient pipelined A/D converter design using a single-ended amplifier
    Miyazaki, D
    Kawahito, S
    Tadokoro, Y
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2000, 25 (03) : 235 - 244
  • [2] Low-Power Area-Efficient Pipelined A/D Converter Design Using a Single-Ended Amplifier
    Daisuke Miyazaki
    Shoji Kawahito
    [J]. Analog Integrated Circuits and Signal Processing, 2000, 25 : 235 - 244
  • [3] Single-Ended Half-Swing Low-Power SRAM Design
    Choday, Harsha
    Stine, James E.
    [J]. 2008 42ND ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, VOLS 1-4, 2008, : 2108 - 2112
  • [4] An Area-Efficient and Low-Power Logarithmic A/D Converter for Current-Mode Sensor Array
    Guo, Jian
    Sonkusale, Sameer
    [J]. IEEE SENSORS JOURNAL, 2009, 9 (12) : 2042 - 2043
  • [5] A low-power single-ended SRAM in FinFET technology
    Ensan, Sina Sayyah
    Moaiyeri, Mohammad Hossein
    Moghaddam, Majid
    Hessabi, Shaahin
    [J]. AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2019, 99 : 361 - 368
  • [6] Low-power area-efficient design of embedded high-speed A/D converters
    Miyazaki, D
    Kawahito, S
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2000, E83C (11): : 1724 - 1732
  • [7] A reduced-area low-power low-voltage single-ended differential pair
    Mulder, J
    vandeGevel, M
    vanRoermund, AH
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (02) : 254 - 257
  • [8] LOW POWER AND HIGH PERFORMANCE SINGLE-ENDED SENSE AMPLIFIER
    Singh, Ajay Kumar
    Seong, Mah Meng
    Prabhu, C. M. R.
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2013, 22 (07)
  • [9] Slew-Rate Enhancement for a Single-Ended Low-Power Two-Stage Amplifier
    Kassiri, Hossein B.
    Deen, M. Jamal
    [J]. 2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 1829 - 1832
  • [10] Design of an Area-Efficient and Low-Power NoC Architecture Using a Hybrid Network Topology
    Kim, Woo Joo
    Hwang, Sun Young
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2008, E91A (11) : 3297 - 3303