Low-power area-efficient pipelined A/D converter design using a single-ended amplifier

被引:0
|
作者
Miyazaki, D [1 ]
Kawahito, S [1 ]
Tadokoro, Y [1 ]
机构
[1] Toyohashi Univ Technol, Dept Informat & Comp Sci, Toyohashi, Aichi 4418580, Japan
关键词
pipelined A/D converter; single-ended amplifier; low power design; portable video device;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a new scheme of a low-power area-efficient pipelined A/D converter using a single-ended amplifier. The proposed multiply-by-two single-ended amplifier using switched capacitor circuits has smaller DC bias current compared to the conventional fully-differential scheme, and has a small capacitor mismatch sensitivity, allowing us to use a smaller capacitance. The simple high-gain dynamic-biased regulated cascode amplifier also has an excellent switching response. These properties lead to the low-power area-efficient design of highspeed A/D converters. The estimated power dissipation of the 10b pipelined A/D converter is less than 12 mW at 20 MSample/s.
引用
收藏
页码:293 / 300
页数:8
相关论文
共 50 条
  • [21] AN EFFICIENT CMOS POWER-COMBINING TECHNIQUE WITH DIFFERENTIAL AND SINGLE-ENDED POWER AMPLIFIER
    Cho, Eunil
    Song, Yonghoon
    Lee, Sungho
    Park, Joontae
    Nam, Sangwook
    [J]. MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2010, 52 (10) : 2214 - 2217
  • [22] An Area-Efficient 8-Bit Single-Ended ADC With Extended Input Voltage Range
    Chaput, Simon
    Brooks, David
    Wei, Gu-Yeon
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (11) : 1549 - 1553
  • [23] Design of a Low-Power and Area-Efficient LDO Regulator Using a Negative-R-Assisted Technique
    Kim, Jung Sik
    Javed, Khurram
    Roh, Jeongjin
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2023, 70 (10) : 3892 - 3896
  • [24] Design of an Area-Efficient and Low-Power Hierarchical NoC Architecture Based on Circuit Switching
    Kim, Woo Joo
    Lee, Sung Hee
    Hwang, Sun Young
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2009, E92A (03) : 890 - 899
  • [25] A low-power, area-efficient multichannel receiver for micro MRI
    Dehkhoda, Fahimeh
    Frounchi, Javad
    Al-Sarawi, Said
    [J]. INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2014, 42 (08) : 858 - 869
  • [26] An Area-Efficient, Low-Power CMOS Fractional Bandgap Reference
    Appuhamylage, Indika U. K. Bogoda
    Okura, Shunsuke
    Ido, Toru
    Taniguchi, Kenji
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2011, E94C (06) : 960 - 967
  • [27] Analysis and Design of Single-Ended Resonant Converter for Wireless Power Transfer Systems
    Li, Qiqi
    Duan, Shanxu
    Fu, Han
    [J]. SENSORS, 2022, 22 (15)
  • [28] A low-power low-swing single-ended multi-port SRAM
    Yang, Hao-, I
    Chang, Ming-Hung
    Lai, Ssu-Yun
    Wang, Hsiang-Fei
    Hwang, Wei
    [J]. 2007 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 28 - +
  • [29] A Low-Power High-Speed Sensing Scheme for Single-Ended SRAM
    Shi, Dashan
    You, Heng
    Yuan, Jia
    Wang, Yulian
    Qiao, Shushan
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2022, E105C (11) : 712 - 719
  • [30] Low-power single-ended I/O circuit for binary interchip communications
    Fiori, Franco
    [J]. 2007 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOLS 1-3, 2007, : 791 - 794