A Low-Power High-Speed Sensing Scheme for Single-Ended SRAM

被引:0
|
作者
Shi, Dashan [1 ,2 ]
You, Heng [1 ,2 ]
Yuan, Jia [1 ,2 ]
Wang, Yulian [1 ,2 ]
Qiao, Shushan [1 ,2 ]
机构
[1] Chinese Acad Sci IMECAS, Inst Microelect, Beijing, Peoples R China
[2] Univ Chinese Acad Sci UCAS, Beijing, Peoples R China
关键词
low-powm; high-speech SRAM; sensing-scheme; LOW-VOLTAGE OPERATION; SUBTHRESHOLD SRAM; 8T SRAM; AMPLIFIER; READ; BITLINE; DESIGN; CMOS;
D O I
10.1587/transele.2022ECP5008
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a reference-voltage self-selected pseudo-differential sensing scheme suitable for single-ended SRAM is proposed. The proposed sensing scheme can select different reference voltage according to the offset direction. With the employment of the new sensing scheme, the swing of the read bit-line in the read operation is reduced by 74.6% and 45.5% compared to the conventional domino and the pseudo-differential sense amplifier sensing scheme, respectively. Therefore, the delay and power consumption of the read operation are significantly improved. Simulation results based on a standard 55nm CMOS show that compared with the conventional domino and pseudo-differential sensing schemes, the sensing delay is improved by 66.4% and 47.7%, and the power consumption is improved by 31.4% and 22.5%, respectively. Although the area of the sensing scheme is increased by 50.8% compared with the pseudo-differential sense amplifier sensing scheme, it has little effect on the entire SRAM area.
引用
收藏
页码:712 / 719
页数:8
相关论文
共 50 条
  • [1] A low-power single-ended SRAM in FinFET technology
    Ensan, Sina Sayyah
    Moaiyeri, Mohammad Hossein
    Moghaddam, Majid
    Hessabi, Shaahin
    [J]. AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2019, 99 : 361 - 368
  • [2] PCFL3: A low-power, high-speed, single-ended logic family
    Kanan, R
    Declercq, MJ
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (09) : 1259 - 1269
  • [3] Low-Power 9T Subthreshold SRAM Cell with Single-Ended Write Scheme
    Sinha, Anubhav
    Kumar, Vikash
    Islam, Aminul
    [J]. 2015 ANNUAL IEEE INDIA CONFERENCE (INDICON), 2015,
  • [4] Single-Ended Half-Swing Low-Power SRAM Design
    Choday, Harsha
    Stine, James E.
    [J]. 2008 42ND ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, VOLS 1-4, 2008, : 2108 - 2112
  • [5] A low-power low-swing single-ended multi-port SRAM
    Yang, Hao-, I
    Chang, Ming-Hung
    Lai, Ssu-Yun
    Wang, Hsiang-Fei
    Hwang, Wei
    [J]. 2007 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 28 - +
  • [6] PCFL3: A low-power high speed single-ended logic family
    Kanan, R
    Kaess, F
    Declercq, M
    [J]. GAAS IC SYMPOSIUM - 20TH ANNUAL, TECHNICAL DIGEST 1998, 1998, : 63 - 66
  • [7] Single-Ended Schmitt-Trigger-Based Robust Low-Power SRAM Cell
    Ahmad, Sayeed
    Gupta, Mohit Kumar
    Alam, Naushad
    Hasan, Mohd
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (08) : 2634 - 2642
  • [8] Low-power, high-speed sram design: A review
    Soon-Hwei, Tan
    Poh-Yee, Loh
    Sulaiman, Mohd-Shahiman
    Yusoff, Zubaida
    [J]. INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2007, 37 (01): : 5 - 11
  • [9] Low-power half-select free single-ended 10 transistor SRAM cell
    Anubhav Sinha
    Aminul Islam
    [J]. Microsystem Technologies, 2017, 23 : 4133 - 4144
  • [10] Low-power half-select free single-ended 10 transistor SRAM cell
    Sinha, Anubhav
    Islam, Aminul
    [J]. MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2017, 23 (09): : 4133 - 4144