MULTI-CORE SOFTWARE ARCHITECTURE FOR THE SCALABLE HEVC DECODER

被引:0
|
作者
Hamidouche, Wassim [1 ]
Raulet, Mickael [1 ]
Deforges, Olivier [1 ]
机构
[1] UEB, UMR 6164, IETR INSA, F-35708 Rennes, France
关键词
HEVC; Scalable HEVC; High level parallel processing and wavefront parallel processing; VIDEO CODING EXTENSION;
D O I
暂无
中图分类号
O42 [声学];
学科分类号
070206 ; 082403 ;
摘要
The scalable high efficiency video coding (SHVC) standard aims to provide features of temporal, spatial and quality scalability. In this paper we investigate a pipeline and parallel software architecture for the SHVC decoder. The proposed architecture is based on the OpenHEVC software which implements the high efficiency video coding (HEVC) decoder. The architecture of the SHVC decoder enables two levels of parallelism. The first level decodes the base layer and the enhancement layers in parallel. The second level of parallelism performs the decoding of both the base layer and enhancement layers in parallel through the HEVC high level parallel processing solutions, including tile and wavefront. Up to the best of our knowledge, it is the first real time and parallel software implementation of the SHVC decoder. On an Intel Xeon processor running at 3.2 GHz, the SHVC decoder reaches the decoding of 1600p enhancement layer at 40 fps for x1.5 spatial scalability with using six concurent threads.
引用
收藏
页数:5
相关论文
共 50 条
  • [1] Design of parallel HEVC decoder based on Multi-core platform
    Fang, Di
    Hu, Dong
    [J]. WIRELESS COMMUNICATION AND SENSOR NETWORK, 2016, : 1003 - 1009
  • [2] HEVC DECODER ACCELERATION ON MULTI-CORE X86 PLATFORM
    Han, Bingjie
    Wang, Ronggang
    Wang, Zhenyu
    Dong, Shengfu
    Wang, Wenmin
    Gao, Wen
    [J]. 2014 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING (ICASSP), 2014,
  • [3] MAPPING SCALABLE VIDEO CODING DECODER ON MULTI-CORE STREAM PROCESSORS
    Su, Yu-Chi
    Tsai, Sung-Fang
    Chuang, Tzu-Der
    Tsao, You-Ming
    Chen, Liang-Gee
    [J]. PCS: 2009 PICTURE CODING SYMPOSIUM, 2009, : 433 - 436
  • [4] A Multi-Core Sphere Decoder VLSI Architecture for MIMO Communications
    Yang, Chia-Hsiang
    Markovic, Dejan
    [J]. GLOBECOM 2008 - 2008 IEEE GLOBAL TELECOMMUNICATIONS CONFERENCE, 2008,
  • [5] Automotive embedded software architecture in the multi-core age
    Gai, Paolo
    Violante, Massimo
    [J]. 2016 21TH IEEE EUROPEAN TEST SYMPOSIUM (ETS), 2016,
  • [6] Mapping Optimisation for Scalable multi-core ARchiTecture: The MOSART approach
    Candaele, Bernard
    Aguirre, Sylvain
    Sarlotte, Michel
    Anagnostopoulos, Iraklis
    Xydis, Sotirios
    Bartzas, Alexandros
    Bekiaris, Dimitris
    Soudris, Dimitrios
    Lu, Zhonghai
    Chen, Xiaowen
    Chabloz, Jean-Michel
    Hemani, Ahmed
    Jantsch, Axel
    Vanmeerbeeck, Geert
    Kreku, Jari
    Tiensyrja, Kari
    Ieromnimon, Fragkiskos
    Kritharidis, Dimitrios
    Wiefrink, Andreas
    Vanthournout, Bart
    Martin, Philippe
    [J]. IEEE ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2010), 2010, : 518 - 523
  • [7] A Superscalar software architecture model for Multi-Core Processors (MCPs)
    Choi, Gyu Sang
    Das, Chita R.
    [J]. JOURNAL OF SYSTEMS AND SOFTWARE, 2010, 83 (10) : 1823 - 1837
  • [8] SMASim: A Cycle-accurate Scalable Multi-core Architecture Simulator
    Makela, Jari-Matti
    Leppanen, Ville
    [J]. WORLD CONGRESS ON ENGINEERING, WCE 2010, VOL I, 2010, : 509 - 514
  • [9] A directional and scalable streaming deblocking filter hardware architecture for HEVC decoder
    Baldev, Swamy
    Rathore, Pradeep Kumar
    Peesapati, Rangababu
    Anumandla, Kiran Kumar
    [J]. MICROPROCESSORS AND MICROSYSTEMS, 2021, 84
  • [10] Parallel Implementation of Xvid Decoder on Multi-Core
    Liu, Ying
    Gao, Fuxiang
    Wang, Shiyuan
    [J]. JOURNAL OF COMPUTERS, 2012, 7 (07) : 1639 - 1646