A Multi-Core Sphere Decoder VLSI Architecture for MIMO Communications

被引:1
|
作者
Yang, Chia-Hsiang [1 ]
Markovic, Dejan [1 ]
机构
[1] Univ Calif Los Angeles, Los Angeles, CA 90095 USA
关键词
D O I
10.1109/GLOCOM.2008.ECP.633
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The sphere decoding algorithm finds applications in multi-input multi-output (MIMO) decoding, because it achieves near maximum likelihood (ML) detection performance with significantly reduced computational complexity. Previous work has focused on implementations based on K-best or depth-first search, limiting the BER performance or the search speed. This paper presents a scalable multi-core sphere decoder architecture that can combine the advantages of the K-best and depth-first search methods. The proposed architecture demonstrated a 3-5 dB improvement in the BER performance for 16x16 systems using 16 processing elements (PEs) compared to the architecture with one PE. An improved search speed of the multi-core architecture also enables a 10x energy efficiency improvement over the single core architecture for the same data rate.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] A SoPC architecture of MIMO sphere decoder for mobile communications
    Ma, J
    Huang, XM
    [J]. ERSA'05: PROCEEDINGS OF THE 2005 INTERNATIONAL CONFERENCE ON ENGINEERING OF RECONFIGURABLE SYSTEMS AND ALGORITHMS, 2005, : 41 - 47
  • [2] VLSI architecture of List Sphere Decoder
    Kim, Hyoung-Soon
    Seo, Sang-Ho
    Park, Sin-Chong
    [J]. 9TH INTERNATIONAL CONFERENCE ON ADVANCED COMMUNICATION TECHNOLOGY: TOWARD NETWORK INNOVATION BEYOND EVOLUTION, VOLS 1-3, 2007, : 1693 - +
  • [3] MULTI-CORE SOFTWARE ARCHITECTURE FOR THE SCALABLE HEVC DECODER
    Hamidouche, Wassim
    Raulet, Mickael
    Deforges, Olivier
    [J]. 2014 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING (ICASSP), 2014,
  • [4] A VLSI Architecture for the K-best Sphere-Decoder in MIMO Systems
    Cervantes-Lozano, Pedro
    Gonzalez-Perez, Luis F.
    Garcia-Garcia, Andres D.
    [J]. 2012 INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGAS (RECONFIG), 2012,
  • [5] A pipelined VLSI architecture for a list sphere decoder
    Lee, Jin
    Park, Sin-Chong
    Park, Sungchung
    [J]. 2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 397 - +
  • [6] A Novel VLSI Architecture of Fixed-complexity Sphere Decoder
    Wu, Bin
    Masera, Guido
    [J]. 13TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN: ARCHITECTURES, METHODS AND TOOLS, 2010, : 737 - 744
  • [7] Exploiting Multi-Core SoC Architecture for MU-MIMO Schedulers
    Venkatraman, Ganesh
    Janhunen, Janne
    Juntti, Markku
    [J]. 2015 IEEE GLOBAL CONFERENCE ON SIGNAL AND INFORMATION PROCESSING (GLOBALSIP), 2015, : 761 - 765
  • [8] A Soft Multi-core Architecture for THP of MIMO-OFDM Systems
    Chen, Lirui
    Zhang, Yang
    Liu, Cang
    Xing, Zuocheng
    [J]. 2016 INTERNATIONAL CONFERENCE ON NETWORK AND INFORMATION SYSTEMS FOR COMPUTERS (ICNISC), 2016, : 26 - 30
  • [9] A VLSI architecture of the Schnorr-Euchner decoder for MIMO systems
    Guo, Z
    Nilsson, P
    [J]. PROCEEDINGS OF THE IEEE 6TH CIRCUITS AND SYSTEMS SYMPOSIUM ON EMERGING TECHNOLOGIES: FRONTIERS OF MOBILE AND WIRELESS COMMUNICATION, VOLS 1 AND 2, 2004, : 65 - 68
  • [10] Parallel Implementation of Xvid Decoder on Multi-Core
    Liu, Ying
    Gao, Fuxiang
    Wang, Shiyuan
    [J]. JOURNAL OF COMPUTERS, 2012, 7 (07) : 1639 - 1646