VLSI architecture of List Sphere Decoder

被引:0
|
作者
Kim, Hyoung-Soon [1 ]
Seo, Sang-Ho [1 ]
Park, Sin-Chong [1 ]
机构
[1] Informat & Commun Univ, 103-6,Munji-dong, Taejon, South Korea
关键词
D O I
10.1109/ICACT.2007.358696
中图分类号
TN [电子技术、通信技术];
学科分类号
0809 ;
摘要
This paper proposed a revised scaled-QR decomposition and corresponding VLSI architecture for the List Sphere Decoder(LSD). This architecture uses real-valued channel matrix and received vector. The average decoding latency is related to the number of the parallelized Partial Euclidean Distance(PED) calculation units. The trade-off relationships between latency and resource usages are analyzed and the reasonable number of calculation-unit is selected in the LSD architecture. By using the revised scaled-QR decomposition,. the order of PEDs from the same parent nodes are fixed. This eliminates the sorting operations at each step. The average decoding latency of 4x4 64QAM is 160 clocks and that of other modulations are also analyzed.
引用
收藏
页码:1693 / +
页数:2
相关论文
共 50 条
  • [1] A pipelined VLSI architecture for a list sphere decoder
    Lee, Jin
    Park, Sin-Chong
    Park, Sungchung
    [J]. 2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 397 - +
  • [2] VLSI implementation of list sphere decoder
    Lee, Jin
    Park, Sin-Chong
    [J]. 2006 8TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, VOLS 1-4, 2006, : 2096 - +
  • [3] Parallelized VLSI architecture of single stack based List Sphere Decoder
    Kim, Hyoung-Soon
    Seo, Sang-Ho
    Park, Sin-Chong
    [J]. 2006 8TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, VOLS 1-4, 2006, : 630 - +
  • [4] VLSI implementation of area-efficient List Sphere Decoder
    Lee, Seungbeom
    Lee, Jin
    Park, Sin-Chong
    [J]. 2006 10TH INTERNATIONAL CONFERENCE ON COMMUNICATION TECHNOLOGY, VOLS 1 AND 2, PROCEEDINGS, 2006, : 1465 - +
  • [5] VLSI implementation of area-efficient list sphere decoder
    Lee, Seungbeom
    Lee, Jin
    Seo, Sang-ho
    Park, Sin-Chong
    [J]. 2006 INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATIONS, VOLS 1 AND 2, 2006, : 557 - +
  • [6] Area efficient pipelined VLSI implementation of list sphere decoder
    Lee, Jin
    Park, Sin-Chong
    [J]. 2006 ASIA-PACIFIC CONFERENCE ON COMMUNICATION, VOLS 1 AND 2, 2006, : 953 - +
  • [7] A Novel VLSI Architecture of Fixed-complexity Sphere Decoder
    Wu, Bin
    Masera, Guido
    [J]. 13TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN: ARCHITECTURES, METHODS AND TOOLS, 2010, : 737 - 744
  • [8] A highly-parallel VLSI architecture for a list sphere detector
    Widdup, B
    Woodward, G
    Knagge, G
    [J]. 2004 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS, VOLS 1-7, 2004, : 2720 - 2725
  • [9] A Multi-Core Sphere Decoder VLSI Architecture for MIMO Communications
    Yang, Chia-Hsiang
    Markovic, Dejan
    [J]. GLOBECOM 2008 - 2008 IEEE GLOBAL TELECOMMUNICATIONS CONFERENCE, 2008,
  • [10] A Fast Polar Code List Decoder Architecture Based on Sphere Decoding
    Hashemi, Seyyed Ali
    Condo, Carlo
    Gross, Warren J.
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2016, 63 (12) : 2368 - 2380