VLSI implementation of area-efficient List Sphere Decoder

被引:0
|
作者
Lee, Seungbeom [1 ]
Lee, Jin [1 ]
Park, Sin-Chong [1 ]
机构
[1] Informat & Commun Univ, Sch Engn, 119 Mun Jiro, Taejon 305732, South Korea
关键词
D O I
暂无
中图分类号
TN [电子技术、通信技术];
学科分类号
0809 ;
摘要
Generating soft information in List Sphere Decoder (LSD) increases the computational complexity to select a specific number of candidate lattice points. Among the techniques to reduce the computational complexity, we find that real-valued operation is able to reduce the per-node complexity, ordering process, and storage elements significantly with some tradeoff in speed degradation compared to complex-valued operation. This is useful in systems using large number of antennas and high-order modulation. This paper presents a real-valued LSD architecture for a mode of 4x4 64QAM and compares the hardware complexity of the proposed architecture to that of complex-valued LSD. Although the processing cycle of the proposed architecture is twice that of complex-valued LSD, the hardware complexity of the proposed architecture is less than a fourth of that of the complex-valued LSD. The proposed architecture is also implemented using 0.25um technology and attains an average throughput of 430kvectors/sec at a signal-to-noise ratio (SNR) of 20dB.
引用
收藏
页码:1465 / +
页数:2
相关论文
共 50 条
  • [1] VLSI implementation of area-efficient list sphere decoder
    Lee, Seungbeom
    Lee, Jin
    Seo, Sang-ho
    Park, Sin-Chong
    [J]. 2006 INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATIONS, VOLS 1 AND 2, 2006, : 557 - +
  • [2] Area efficient pipelined VLSI implementation of list sphere decoder
    Lee, Jin
    Park, Sin-Chong
    [J]. 2006 ASIA-PACIFIC CONFERENCE ON COMMUNICATION, VOLS 1 AND 2, 2006, : 953 - +
  • [3] VLSI implementation of list sphere decoder
    Lee, Jin
    Park, Sin-Chong
    [J]. 2006 8TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, VOLS 1-4, 2006, : 2096 - +
  • [4] Area-Efficient Pipelined VLSI Architecture for Polar Decoder
    Tan, Weihang
    Wang, Antian
    Xu, Yunhao
    Lao, Yingjie
    [J]. 2020 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2020), 2020, : 352 - 357
  • [5] An area-efficient VLSI implementation of CA-2D-VLC decoder for AVS
    Zhang, Ke
    Wu, Xiao-Yang
    Yu, Lu
    [J]. 2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 3151 - 3154
  • [6] An area-efficient VLSI architecture for Reed-Solomon decoder
    Guo, YF
    Li, ZC
    Wang, Q
    [J]. INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS AND INFORMATION TECHNOLOGIES 2005, VOLS 1 AND 2, PROCEEDINGS, 2005, : 1154 - 1158
  • [7] VLSI architecture of List Sphere Decoder
    Kim, Hyoung-Soon
    Seo, Sang-Ho
    Park, Sin-Chong
    [J]. 9TH INTERNATIONAL CONFERENCE ON ADVANCED COMMUNICATION TECHNOLOGY: TOWARD NETWORK INNOVATION BEYOND EVOLUTION, VOLS 1-3, 2007, : 1693 - +
  • [8] Efficient VLSI implementation of the List Sphere Decoder with real-value based tree searching method
    Seo, S
    Park, S
    [J]. 8TH INTERNATIONAL CONFERENCE ON ADVANCED COMMUNICATION TECHNOLOGY, VOLS 1-3: TOWARD THE ERA OF UBIQUITOUS NETWORKS AND SOCIETIES, 2006, : U1694 - U1697
  • [9] Implementation of list sphere decoder
    Lee, Seungbeom
    Lee, Jin
    Seo, Sang Ho
    Park, Sin-Chong
    [J]. 2006 8TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, VOLS 1-4, 2006, : 616 - +
  • [10] Vlsi implementation of an area-efficient architecture for the Viterbi algorithm
    Cabrera, C
    Boo, M
    Bruguera, JD
    [J]. 1997 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOLS I - V: VOL I: PLENARY, EXPERT SUMMARIES, SPECIAL, AUDIO, UNDERWATER ACOUSTICS, VLSI; VOL II: SPEECH PROCESSING; VOL III: SPEECH PROCESSING, DIGITAL SIGNAL PROCESSING; VOL IV: MULTIDIMENSIONAL SIGNAL PROCESSING, NEURAL NETWORKS - VOL V: STATISTICAL SIGNAL AND ARRAY PROCESSING, APPLICATIONS, 1997, : 623 - 626