共 50 条
- [42] Analog Dynamic Reconfiguration for Area-Efficient Implementation [J]. 2011 IEEE 54TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2011,
- [43] VLSI Implementation of a Quasi-ML, Energy Efficient Fixed Complexity Sphere Decoder for MIMO Communication System [J]. 2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 3529 - 3532
- [45] An Efficient VLSI Architecture and Implementation of Motion Compensation for Video Decoder [J]. COMMUNICATIONS AND INFORMATION PROCESSING, PT 2, 2012, 289 : 556 - +
- [46] An Area-Efficient LDPC Decoder For Multi-Standard With Conflict Resolution [J]. ASAP 2011 - 22ND IEEE INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS (ASAP 2011), 2011, : 105 - 112
- [47] An Area-Efficient Parallel Turbo Decoder Based on Contention Free Algorithm [J]. 2009 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM, 2009, : 203 - 206
- [48] An area-efficient Reed-Solomon decoder for HDTV channel demodulation [J]. PROCEEDINGS OF THE 2006 IEEE/ASME INTERNATIONAL CONFERENCE ON MECHATRONIC AND EMBEDDED SYSTEMS AND APPLICATIONS, 2006, : 367 - +
- [49] Area-efficient VLSI design of Reed-Solomon decoder for 10GBase-LX4 optical communication systems [J]. PROCEEDINGS OF 2004 IEEE ASIA-PACIFIC CONFERENCE ON ADVANCED SYSTEM INTEGRATED CIRCUITS, 2004, : 314 - 317