VLSI implementation of area-efficient List Sphere Decoder

被引:0
|
作者
Lee, Seungbeom [1 ]
Lee, Jin [1 ]
Park, Sin-Chong [1 ]
机构
[1] Informat & Commun Univ, Sch Engn, 119 Mun Jiro, Taejon 305732, South Korea
关键词
D O I
暂无
中图分类号
TN [电子技术、通信技术];
学科分类号
0809 ;
摘要
Generating soft information in List Sphere Decoder (LSD) increases the computational complexity to select a specific number of candidate lattice points. Among the techniques to reduce the computational complexity, we find that real-valued operation is able to reduce the per-node complexity, ordering process, and storage elements significantly with some tradeoff in speed degradation compared to complex-valued operation. This is useful in systems using large number of antennas and high-order modulation. This paper presents a real-valued LSD architecture for a mode of 4x4 64QAM and compares the hardware complexity of the proposed architecture to that of complex-valued LSD. Although the processing cycle of the proposed architecture is twice that of complex-valued LSD, the hardware complexity of the proposed architecture is less than a fourth of that of the complex-valued LSD. The proposed architecture is also implemented using 0.25um technology and attains an average throughput of 430kvectors/sec at a signal-to-noise ratio (SNR) of 20dB.
引用
收藏
页码:1465 / +
页数:2
相关论文
共 50 条
  • [41] AN AREA-EFFICIENT TOPOLOGY FOR VLSI IMPLEMENTATION OF VITERBI DECODERS AND OTHER SHUFFLE-EXCHANGE TYPE STRUCTURES
    SPARSO, J
    JORGENSEN, HN
    PAASKE, E
    PEDERSEN, S
    RUBNERPETERSEN, T
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1991, 26 (02) : 90 - 97
  • [42] Analog Dynamic Reconfiguration for Area-Efficient Implementation
    Kobayashi, Fuminori
    Higuchi, Shintaro
    [J]. 2011 IEEE 54TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2011,
  • [43] VLSI Implementation of a Quasi-ML, Energy Efficient Fixed Complexity Sphere Decoder for MIMO Communication System
    Lee, Kelvin
    Daneshrad, Babak
    [J]. 2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 3529 - 3532
  • [44] Efficient VLSI implementation of soft-input soft-output fixed-complexity sphere decoder
    Wu, B.
    Masera, G.
    [J]. IET COMMUNICATIONS, 2012, 6 (09) : 1111 - 1118
  • [45] An Efficient VLSI Architecture and Implementation of Motion Compensation for Video Decoder
    Cao, Chao
    Yu, Li-zhen
    Zhang, Yanjun
    [J]. COMMUNICATIONS AND INFORMATION PROCESSING, PT 2, 2012, 289 : 556 - +
  • [46] An Area-Efficient LDPC Decoder For Multi-Standard With Conflict Resolution
    Zhou, Changsheng
    Ge, Yunlong
    Chen, Xubin
    Chen, Yun
    Zeng, Xiaoyang
    [J]. ASAP 2011 - 22ND IEEE INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS (ASAP 2011), 2011, : 105 - 112
  • [47] An Area-Efficient Parallel Turbo Decoder Based on Contention Free Algorithm
    Tseng, Kai-Hsin
    Chuang, Hsiang-Tsung
    Tseng, Shao-Yen
    Fang, Wai-Chi
    [J]. 2009 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM, 2009, : 203 - 206
  • [48] An area-efficient Reed-Solomon decoder for HDTV channel demodulation
    Guo, Yan Fei
    Li, Zhan Cai
    Wang, Qin
    [J]. PROCEEDINGS OF THE 2006 IEEE/ASME INTERNATIONAL CONFERENCE ON MECHATRONIC AND EMBEDDED SYSTEMS AND APPLICATIONS, 2006, : 367 - +
  • [49] Area-efficient VLSI design of Reed-Solomon decoder for 10GBase-LX4 optical communication systems
    Hsu, HY
    Yeo, JC
    Wu, AY
    [J]. PROCEEDINGS OF 2004 IEEE ASIA-PACIFIC CONFERENCE ON ADVANCED SYSTEM INTEGRATED CIRCUITS, 2004, : 314 - 317
  • [50] Area-efficient VLSI design of Reed-Solomon decoder for 10GBase-LX4 optical communication systems
    Hsu, Huai-Yi
    Wu, An-Yeu
    Yeo, Jih-Chiang
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (11) : 1245 - 1249