An area-efficient VLSI implementation of CA-2D-VLC decoder for AVS

被引:6
|
作者
Zhang, Ke [1 ]
Wu, Xiao-Yang [1 ]
Yu, Lu [1 ]
机构
[1] Zhejiang Univ, Inst Informat & Commun Engn, Hangzhou 310027, Peoples R China
关键词
D O I
10.1109/ISCAS.2007.378099
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Context-based adaptive 2D-VLC (CA-2D-VLC) is adopted by AVS. In this paper, we present an area-efficient VLSI implementation of CA-2D-VLC decoder. Data Compression Storage (DCS) method is proposed in memory optimization for VLC tables and a reduction of 30% in on-chip memory cost is achieved. Furthermore, an Exp-Golomb decoder is developed with CodeWord Segmentation Decoding (CSD) method, which saves 70% hardware cost compared with the prior work. Synthesized with 0.18,mu m CMOS standard-cell library, the overall hardware cost of the proposed CA-2D-VLC decoder is 1540 gates at the clock frequency constraint of 180MHz. With an average throughput of one symbol per cycle, the proposed design is suitable for cost-aware and high-resolution AVS video decoding applications. Though designed for AVS originally, the proposed architecture can be adapted to other coding standards easily.
引用
收藏
页码:3151 / 3154
页数:4
相关论文
共 50 条
  • [1] CA-2D-VLC Decoder for AVS in SOC Design
    Liu, Wei
    Wang, Xuejie
    Chen, Yongen
    [J]. 2010 THE 3RD INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND INDUSTRIAL APPLICATION (PACIIA2010), VOL IV, 2010, : 115 - +
  • [2] CA-2D-VLC Decoder for AVS in SOC Design
    Liu, Wei
    Wang, Xuejie
    Chen, Yongen
    [J]. APPLIED INFORMATICS AND COMMUNICATION, PT 4, 2011, 227 : 220 - +
  • [3] VLSI implementation of area-efficient List Sphere Decoder
    Lee, Seungbeom
    Lee, Jin
    Park, Sin-Chong
    [J]. 2006 10TH INTERNATIONAL CONFERENCE ON COMMUNICATION TECHNOLOGY, VOLS 1 AND 2, PROCEEDINGS, 2006, : 1465 - +
  • [4] VLSI implementation of area-efficient list sphere decoder
    Lee, Seungbeom
    Lee, Jin
    Seo, Sang-ho
    Park, Sin-Chong
    [J]. 2006 INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATIONS, VOLS 1 AND 2, 2006, : 557 - +
  • [5] Area-Efficient Pipelined VLSI Architecture for Polar Decoder
    Tan, Weihang
    Wang, Antian
    Xu, Yunhao
    Lao, Yingjie
    [J]. 2020 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2020), 2020, : 352 - 357
  • [6] An area-efficient VLSI architecture for AVS intra frame encoder
    Zhang, Ke
    Yu, Lu
    [J]. VISUAL COMMUNICATIONS AND IMAGE PROCESSING 2007, PTS 1 AND 2, 2007, 6508
  • [7] An area-efficient VLSI architecture for Reed-Solomon decoder
    Guo, YF
    Li, ZC
    Wang, Q
    [J]. INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS AND INFORMATION TECHNOLOGIES 2005, VOLS 1 AND 2, PROCEEDINGS, 2005, : 1154 - 1158
  • [8] Efficient VLSI implementation of a VLC decoder for universal variable length code
    Xue, S
    Oelmann, B
    [J]. ISVLSI 2003: IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: NEW TRENDS AND TECHNOLOGIES FOR VLSI SYSTEMS DESIGN, 2003, : 207 - 208
  • [9] Vlsi implementation of an area-efficient architecture for the Viterbi algorithm
    Cabrera, C
    Boo, M
    Bruguera, JD
    [J]. 1997 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOLS I - V: VOL I: PLENARY, EXPERT SUMMARIES, SPECIAL, AUDIO, UNDERWATER ACOUSTICS, VLSI; VOL II: SPEECH PROCESSING; VOL III: SPEECH PROCESSING, DIGITAL SIGNAL PROCESSING; VOL IV: MULTIDIMENSIONAL SIGNAL PROCESSING, NEURAL NETWORKS - VOL V: STATISTICAL SIGNAL AND ARRAY PROCESSING, APPLICATIONS, 1997, : 623 - 626
  • [10] A VLSI design of a pipelining and area-efficient Reed-solomon decoder
    Wang, Wei-min
    Bi, Du-yan
    Du, Xing-min
    Ma, Lin-hua
    [J]. IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2007, E90D (08) : 1301 - 1303