An area-efficient VLSI implementation of CA-2D-VLC decoder for AVS

被引:6
|
作者
Zhang, Ke [1 ]
Wu, Xiao-Yang [1 ]
Yu, Lu [1 ]
机构
[1] Zhejiang Univ, Inst Informat & Commun Engn, Hangzhou 310027, Peoples R China
关键词
D O I
10.1109/ISCAS.2007.378099
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
Context-based adaptive 2D-VLC (CA-2D-VLC) is adopted by AVS. In this paper, we present an area-efficient VLSI implementation of CA-2D-VLC decoder. Data Compression Storage (DCS) method is proposed in memory optimization for VLC tables and a reduction of 30% in on-chip memory cost is achieved. Furthermore, an Exp-Golomb decoder is developed with CodeWord Segmentation Decoding (CSD) method, which saves 70% hardware cost compared with the prior work. Synthesized with 0.18,mu m CMOS standard-cell library, the overall hardware cost of the proposed CA-2D-VLC decoder is 1540 gates at the clock frequency constraint of 180MHz. With an average throughput of one symbol per cycle, the proposed design is suitable for cost-aware and high-resolution AVS video decoding applications. Though designed for AVS originally, the proposed architecture can be adapted to other coding standards easily.
引用
收藏
页码:3151 / 3154
页数:4
相关论文
共 50 条
  • [21] An Area-Efficient Architecture for Stochastic LDPC Decoder
    Zhang, Qichen
    Chen, Yun
    Wu, Di
    Zeng, Xiaoyang
    Ueng, Yeong-luh
    [J]. 2015 IEEE INTERNATIONAL CONFERENCE ON DIGITAL SIGNAL PROCESSING (DSP), 2015, : 244 - 247
  • [22] An efficient hardware implementation for deblocking filter of AVS decoder
    Huang You-wen
    [J]. 2011 2ND INTERNATIONAL CONFERENCE ON CHALLENGES IN ENVIRONMENTAL SCIENCE AND COMPUTER ENGINEERING (CESCE 2011), VOL 11, PT A, 2011, 11 : 505 - 510
  • [23] AREA-EFFICIENT VLSI ARCHITECTURES FOR HUFFMAN CODING
    PARK, H
    PRASANNA, VK
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1993, 40 (09): : 568 - 575
  • [24] An efficient VLSI implementation for MC interpolation of AVS standard
    Deng, L
    Gao, W
    Hu, MZ
    Ji, ZZ
    [J]. ADVANCES IN MULTIMEDIA INFORMATION PROCESSING - PCM 2004, PT 3, PROCEEDINGS, 2004, 3333 : 200 - 206
  • [25] Area-efficient VLSI layouts for binary hypercubes
    Patel, A
    Kusalik, A
    McCrosky, C
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2000, 49 (02) : 160 - 169
  • [26] An area-efficient VLSI architecture of the viterbi decoder for reverse link IS-95 (CDMA) air interface
    Mujtaba, SA
    [J]. ICSP '98: 1998 FOURTH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, PROCEEDINGS, VOLS I AND II, 1998, : 525 - 528
  • [27] VLSI Implementation of Area-Efficient Parallelized Neural Network Accelerator Using Hashing Trick
    Yoo, Tae Koan
    Park, Jong Kang
    Kim, Jong Tae
    [J]. 2019 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2019, : 67 - 68
  • [28] VLSI Implementation of Area-Efficient Truncated Modified Booth Multiplier for Signal Processing Applications
    Vijeyakumar, K. N.
    Sumathy, V.
    Elango, S.
    [J]. ARABIAN JOURNAL FOR SCIENCE AND ENGINEERING, 2014, 39 (11) : 7795 - 7806
  • [29] VLSI Implementation of Area-Efficient Truncated Modified Booth Multiplier for Signal Processing Applications
    K. N. Vijeyakumar
    V. Sumathy
    S. Elango
    [J]. Arabian Journal for Science and Engineering, 2014, 39 : 7795 - 7806
  • [30] An Area-Efficient Reconfigurable LDPC Decoder with Conflict Resolution
    Zhou, Changsheng
    Huang, Yuebin
    Huang, Shuangqu
    Chen, Yun
    Zeng, Xiaoyang
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2012, E95C (04): : 478 - 486