共 50 条
- [21] An Area-Efficient Architecture for Stochastic LDPC Decoder [J]. 2015 IEEE INTERNATIONAL CONFERENCE ON DIGITAL SIGNAL PROCESSING (DSP), 2015, : 244 - 247
- [22] An efficient hardware implementation for deblocking filter of AVS decoder [J]. 2011 2ND INTERNATIONAL CONFERENCE ON CHALLENGES IN ENVIRONMENTAL SCIENCE AND COMPUTER ENGINEERING (CESCE 2011), VOL 11, PT A, 2011, 11 : 505 - 510
- [23] AREA-EFFICIENT VLSI ARCHITECTURES FOR HUFFMAN CODING [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1993, 40 (09): : 568 - 575
- [24] An efficient VLSI implementation for MC interpolation of AVS standard [J]. ADVANCES IN MULTIMEDIA INFORMATION PROCESSING - PCM 2004, PT 3, PROCEEDINGS, 2004, 3333 : 200 - 206
- [25] Area-efficient VLSI layouts for binary hypercubes [J]. IEEE TRANSACTIONS ON COMPUTERS, 2000, 49 (02) : 160 - 169
- [26] An area-efficient VLSI architecture of the viterbi decoder for reverse link IS-95 (CDMA) air interface [J]. ICSP '98: 1998 FOURTH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, PROCEEDINGS, VOLS I AND II, 1998, : 525 - 528
- [27] VLSI Implementation of Area-Efficient Parallelized Neural Network Accelerator Using Hashing Trick [J]. 2019 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2019, : 67 - 68
- [29] VLSI Implementation of Area-Efficient Truncated Modified Booth Multiplier for Signal Processing Applications [J]. Arabian Journal for Science and Engineering, 2014, 39 : 7795 - 7806
- [30] An Area-Efficient Reconfigurable LDPC Decoder with Conflict Resolution [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2012, E95C (04): : 478 - 486