MULTI-CORE SOFTWARE ARCHITECTURE FOR THE SCALABLE HEVC DECODER

被引:0
|
作者
Hamidouche, Wassim [1 ]
Raulet, Mickael [1 ]
Deforges, Olivier [1 ]
机构
[1] UEB, UMR 6164, IETR INSA, F-35708 Rennes, France
关键词
HEVC; Scalable HEVC; High level parallel processing and wavefront parallel processing; VIDEO CODING EXTENSION;
D O I
暂无
中图分类号
O42 [声学];
学科分类号
070206 ; 082403 ;
摘要
The scalable high efficiency video coding (SHVC) standard aims to provide features of temporal, spatial and quality scalability. In this paper we investigate a pipeline and parallel software architecture for the SHVC decoder. The proposed architecture is based on the OpenHEVC software which implements the high efficiency video coding (HEVC) decoder. The architecture of the SHVC decoder enables two levels of parallelism. The first level decodes the base layer and the enhancement layers in parallel. The second level of parallelism performs the decoding of both the base layer and enhancement layers in parallel through the HEVC high level parallel processing solutions, including tile and wavefront. Up to the best of our knowledge, it is the first real time and parallel software implementation of the SHVC decoder. On an Intel Xeon processor running at 3.2 GHz, the SHVC decoder reaches the decoding of 1600p enhancement layer at 40 fps for x1.5 spatial scalability with using six concurent threads.
引用
收藏
页数:5
相关论文
共 50 条
  • [31] Parallelization of Kvazaar HEVC Intra Encoder for Multi-core Processors
    Koivula, Ari
    Viitanen, Marko
    Vanne, Jarno
    Hamalainen, Timo D.
    Fasnacht, Laurent
    [J]. 2015 IEEE INTERNATIONAL WORKSHOP ON SIGNAL PROCESSING SYSTEMS (SIPS 2015), 2015,
  • [32] PolyCore Software launches new multi-core software
    不详
    [J]. CHEMICAL ENGINEERING PROGRESS, 2004, 100 (06) : 15 - 15
  • [33] DECODER COMPLEXITY REDUCTION FOR THE SCALABLE EXTENSION OF HEVC
    Feldmann, Christian
    Jaeger, Fabian
    Wien, Mathias
    [J]. 2014 IEEE INTERNATIONAL CONFERENCE ON IMAGE PROCESSING (ICIP), 2014, : 3729 - 3733
  • [34] Efficient Bit-Plane Implementation for VC1 Video Decoder for Multi-core Architecture
    Mody, Mihir
    Kothandapani, Dinesh Anand
    [J]. 2013 IEEE SECOND INTERNATIONAL CONFERENCE ON IMAGE INFORMATION PROCESSING (ICIIP), 2013, : 373 - 376
  • [35] Cache Friendly Parallelization of Neural Encoder-Decoder Models without Padding on Multi-core Architecture
    Qiao, Yuchen
    Hashimoto, Kazuma
    Eriguchi, Akiko
    Wang, Haxia
    Wang, Dongsheng
    Tsuruoka, Yoshimasa
    Taura, Kenjiro
    [J]. 2017 IEEE INTERNATIONAL PARALLEL AND DISTRIBUTED PROCESSING SYMPOSIUM WORKSHOPS (IPDPSW), 2017, : 437 - 440
  • [36] Parallelization of Principal Component Analysis (using Eigen Value Decomposition) on Scalable Multi-core Architecture
    Seshadri, Gautam
    Jain, Ramnik
    Mittal, Ankush
    [J]. 2010 IEEE 2ND INTERNATIONAL ADVANCE COMPUTING CONFERENCE, 2010, : 44 - +
  • [37] A Transparent Accelerating Software Architecture for Network Storage Based on Multi-core Heterogeneous Systems
    Shang, Qiuli
    Wang, Jinlin
    Chen, Xiao
    [J]. COMPUTATIONAL SCIENCE AND ITS APPLICATIONS - ICCSA 2016, PT I, 2016, 9786 : 536 - 546
  • [38] A scalable algorithm for homomorphic computing on multi-core clusters
    Gava, Frederic
    Bayati, Lea Marziyeh
    [J]. 2022 21ST INTERNATIONAL SYMPOSIUM ON PARALLEL AND DISTRIBUTED COMPUTING (ISPDC 2022), 2022, : 57 - 64
  • [39] Fast and Scalable Thread Migration for Multi-Core Architectures
    Rodrigues, Miguel
    Roma, Nuno
    Tomas, Pedro
    [J]. PROCEEDINGS IEEE/IFIP 13TH INTERNATIONAL CONFERENCE ON EMBEDDED AND UBIQUITOUS COMPUTING 2015, 2015, : 9 - 16
  • [40] A robust and scalable multi-level domain decomposition preconditioner for multi-core architecture with large number of cores
    Gratien, Jean-Marc
    [J]. JOURNAL OF COMPUTATIONAL AND APPLIED MATHEMATICS, 2020, 373 (373)