MULTI-CORE SOFTWARE ARCHITECTURE FOR THE SCALABLE HEVC DECODER

被引:0
|
作者
Hamidouche, Wassim [1 ]
Raulet, Mickael [1 ]
Deforges, Olivier [1 ]
机构
[1] UEB, UMR 6164, IETR INSA, F-35708 Rennes, France
关键词
HEVC; Scalable HEVC; High level parallel processing and wavefront parallel processing; VIDEO CODING EXTENSION;
D O I
暂无
中图分类号
O42 [声学];
学科分类号
070206 ; 082403 ;
摘要
The scalable high efficiency video coding (SHVC) standard aims to provide features of temporal, spatial and quality scalability. In this paper we investigate a pipeline and parallel software architecture for the SHVC decoder. The proposed architecture is based on the OpenHEVC software which implements the high efficiency video coding (HEVC) decoder. The architecture of the SHVC decoder enables two levels of parallelism. The first level decodes the base layer and the enhancement layers in parallel. The second level of parallelism performs the decoding of both the base layer and enhancement layers in parallel through the HEVC high level parallel processing solutions, including tile and wavefront. Up to the best of our knowledge, it is the first real time and parallel software implementation of the SHVC decoder. On an Intel Xeon processor running at 3.2 GHz, the SHVC decoder reaches the decoding of 1600p enhancement layer at 40 fps for x1.5 spatial scalability with using six concurent threads.
引用
收藏
页数:5
相关论文
共 50 条
  • [11] P-Ray: A Software Suite for Multi-core Architecture Characterization
    Duchateau, Alexandre X.
    Sidelnik, Albert
    Garzaran, Maria Jesus
    Padua, David
    [J]. LANGUAGES AND COMPILERS FOR PARALLEL COMPUTING, 2008, 5335 : 187 - 201
  • [12] A Hyperscalar Multi-core Architecture
    Chiu, Jih-Ching
    Chou, Yu-Liang
    Su, Ding-Siang
    [J]. PROCEEDINGS OF THE 2010 COMPUTING FRONTIERS CONFERENCE (CF 2010), 2010, : 77 - 78
  • [13] Scalable EEG Seizure Detection on an Ultra Low Power Multi-Core Architecture
    Benatti, S.
    Montagna, F.
    Rossi, D.
    Benini, L.
    [J]. PROCEEDINGS OF 2016 IEEE BIOMEDICAL CIRCUITS AND SYSTEMS CONFERENCE (BIOCAS), 2016, : 86 - 89
  • [14] StackPool: A High-Performance Scalable Network Architecture on Multi-core Servers
    Gu, Qiang
    Wen, Liufei
    Dai, Fen
    Gong, Hao
    Yang, Yongqiang
    Xu, Xiangyang
    Feng, Zexi
    [J]. 2013 IEEE 15TH INTERNATIONAL CONFERENCE ON HIGH PERFORMANCE COMPUTING AND COMMUNICATIONS & 2013 IEEE INTERNATIONAL CONFERENCE ON EMBEDDED AND UBIQUITOUS COMPUTING (HPCC_EUC), 2013, : 17 - 28
  • [15] Improved Forwarding Architecture and Resource Management for Multi-Core Software Routers
    Egi, Norbert
    Greenhalgh, Adam
    Handley, Mark
    Iannaccone, Gianluca
    Manesh, Maziar
    Mathy, Laurent
    Ratnasamy, Sylvia
    [J]. 2009 6TH IFIP INTERNATIONAL CONFERENCE ON NETWORK AND PARALLEL COMPUTING, 2009, : 117 - +
  • [16] Parallelization of Particle Swarm Optimization and Its Implementation on Scalable Multi-core Architecture
    Chauhan, N. C.
    Aggarwal, Dhruv
    Banga, Rohit
    Mittal, Ankush
    Kartikeyan, M. V.
    [J]. 2009 IEEE INTERNATIONAL ADVANCE COMPUTING CONFERENCE, VOLS 1-3, 2009, : 392 - 397
  • [17] MULTI-CORE BASED HEVC HARDWARE DECODING SYSTEM
    Kim, Hyunmi
    Cho, Seunghyun
    Byun, Kyungjin
    Eum, Nak-Woong
    [J]. 2014 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO WORKSHOPS (ICMEW), 2014,
  • [18] Complexity Analysis of HEVC Decoding for Multi-core Platforms
    Cordeiro, Paulo J.
    Assuncao, Pedro
    Gomez-Pulido, Juan A.
    [J]. COMPUTER AIDED SYSTEMS THEORY - EUROCAST 2015, 2015, 9520 : 502 - 509
  • [19] HEVC Video Encoder & Decoder Architecture for Multi-Cores
    Mody, Mihir
    [J]. 2014 INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND COMMUNICATIONS (SPCOM), 2014,
  • [20] Hardware/Software Co-reconfigurable Instruction Decoder for Adaptive Multi-core DSP Architectures
    Jung, Yong-Kyu
    [J]. JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2011, 62 (03): : 273 - 285