MULTI-CORE BASED HEVC HARDWARE DECODING SYSTEM

被引:0
|
作者
Kim, Hyunmi [1 ,2 ]
Cho, Seunghyun [1 ]
Byun, Kyungjin [1 ]
Eum, Nak-Woong [1 ]
机构
[1] Elect & Telecommun Res Inst, Multimedia Processor Res Sect, Taejon 305606, South Korea
[2] Korea Univ Sci & Technol, Dept Comp Software Engn, Taejon, South Korea
关键词
HEVC; hardware; decoder; multi-core; scalable; UHD; video coding; parallel processing;
D O I
暂无
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
In this demo, a scalable HEVC hardware decoder is demonstrated for various applications including UHD. The architecture includes a control logic for multi-core management and flexible in-loop filters that can process boundaries of picture partitions without a separate in-loop filter unit from the pipeline. Two-level parallel processing approach makes the decoder operate in real-time for high-performance applications. The demonstration on FPGA prototype board shows the efficiency of the proposed scalable architecture achieved by multi-core design. The system is estimated to be able to decode UHD video coded by HEVC in real-time.
引用
收藏
页数:2
相关论文
共 50 条
  • [1] Complexity Analysis of HEVC Decoding for Multi-core Platforms
    Cordeiro, Paulo J.
    Assuncao, Pedro
    Gomez-Pulido, Juan A.
    [J]. COMPUTER AIDED SYSTEMS THEORY - EUROCAST 2015, 2015, 9520 : 502 - 509
  • [2] Tiles- and WPP-based HEVC Decoding on Asymmetric Multi-core Processors
    Rodriguez-Sanchez, Rafael
    Quintana-Orti, Enrique S.
    [J]. 2017 IEEE THIRD INTERNATIONAL CONFERENCE ON MULTIMEDIA BIG DATA (BIGMM 2017), 2017, : 299 - 302
  • [3] A parallel HEVC encoder scheme based on Multi-core platform
    Jun, Shu
    Dong, Hu
    [J]. PROCEEDINGS OF THE 2015 4TH NATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS AND COMPUTER ENGINEERING ( NCEECE 2015), 2016, 47 : 375 - 381
  • [4] Design of parallel HEVC decoder based on Multi-core platform
    Fang, Di
    Hu, Dong
    [J]. WIRELESS COMMUNICATION AND SENSOR NETWORK, 2016, : 1003 - 1009
  • [5] Fine Granular Multilevel Parallel Algorithm for HEVC Decoding Based on Tilera-GX36 Multi-core Platform
    Li, Yi
    Hu, Dong
    Zhang, Wenxiang
    [J]. PROCEEDINGS OF THE THIRD INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND APPLICATION ENGINEERING (CSAE2019), 2019,
  • [6] Multi-Core Architecture for Video Decoding
    Lee, Jae-Jin
    Byun, KyungJin
    Eum, NakWoong
    [J]. 2012 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2012, : 25 - 28
  • [7] A novel hardware support for heterogeneous multi-core memory system
    Hussain, Tassadaq
    [J]. JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 2017, 106 : 31 - 49
  • [8] The Hardware System of Online-teaching Database System Based on FPGA and Multi-core DSP
    Li, Yaqin
    Yuan, Cao
    Gong, Cheng
    [J]. PROCEEDINGS OF THE 6TH INTERNATIONAL CONFERENCE ON ELECTRONIC, MECHANICAL, INFORMATION AND MANAGEMENT SOCIETY (EMIM), 2016, 40 : 1035 - 1040
  • [9] Swarm Processor System: hardware process scheduler based energy efficient multi-core system
    Jeong, Won Seob
    Kim, Seung Hun
    Lee, Sang-Min
    Ro, Won Woo
    [J]. IEICE ELECTRONICS EXPRESS, 2014, 11 (14):
  • [10] MULTI-CORE SOFTWARE ARCHITECTURE FOR THE SCALABLE HEVC DECODER
    Hamidouche, Wassim
    Raulet, Mickael
    Deforges, Olivier
    [J]. 2014 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING (ICASSP), 2014,