MULTI-CORE BASED HEVC HARDWARE DECODING SYSTEM

被引:0
|
作者
Kim, Hyunmi [1 ,2 ]
Cho, Seunghyun [1 ]
Byun, Kyungjin [1 ]
Eum, Nak-Woong [1 ]
机构
[1] Elect & Telecommun Res Inst, Multimedia Processor Res Sect, Taejon 305606, South Korea
[2] Korea Univ Sci & Technol, Dept Comp Software Engn, Taejon, South Korea
关键词
HEVC; hardware; decoder; multi-core; scalable; UHD; video coding; parallel processing;
D O I
暂无
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
In this demo, a scalable HEVC hardware decoder is demonstrated for various applications including UHD. The architecture includes a control logic for multi-core management and flexible in-loop filters that can process boundaries of picture partitions without a separate in-loop filter unit from the pipeline. Two-level parallel processing approach makes the decoder operate in real-time for high-performance applications. The demonstration on FPGA prototype board shows the efficiency of the proposed scalable architecture achieved by multi-core design. The system is estimated to be able to decode UHD video coded by HEVC in real-time.
引用
收藏
页数:2
相关论文
共 50 条
  • [11] Multi-Core Microcontroller Hardware In the Loop System for Electric Machine Control
    Krause, Nicholas
    Di Gioia, Antonio
    Brown, Ian P.
    [J]. 2021 IEEE ENERGY CONVERSION CONGRESS AND EXPOSITION (ECCE), 2021, : 4711 - 4718
  • [12] An Efficient Architectural Design of Hardware Interface for Heterogeneous Multi-core System
    Gu, Xiongli
    Yang, Jie
    Wu, Xiamin
    Huang, Chunming
    Liu, Peng
    [J]. NETWORK AND PARALLEL COMPUTING, 2011, 6985 : 313 - +
  • [13] Hardware assistant scheduling for synergistic core tasks on embedded heterogeneous multi-core system
    Yan, Like
    Hu, Wei
    Chen, Tianzhou
    Huang, Zhenbao
    [J]. Journal of Information and Computational Science, 2008, 5 (06): : 2453 - 2458
  • [14] Hardware Synchronization for Embedded Multi-Core Processors
    Stoif, Christian
    Schoeberl, Martin
    Liccardi, Benito
    Haase, Jan
    [J]. 2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 2557 - 2560
  • [15] CASPAR: Hardware Patching for Multi-core Processors
    Wagner, Ilya
    Bertacco, Valeria
    [J]. DATE: 2009 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2009, : 658 - 663
  • [16] Parallelization of Kvazaar HEVC Intra Encoder for Multi-core Processors
    Koivula, Ari
    Viitanen, Marko
    Vanne, Jarno
    Hamalainen, Timo D.
    Fasnacht, Laurent
    [J]. 2015 IEEE INTERNATIONAL WORKSHOP ON SIGNAL PROCESSING SYSTEMS (SIPS 2015), 2015,
  • [17] MULTI SLOTH: An Efficient Multi-Core RTOS using Hardware-Based Scheduling
    Mueller, Rainer
    Danner, Daniel
    Schroeder-Preikschat, Wolfgang
    Lohmann, Daniel
    [J]. 2014 26TH EUROMICRO CONFERENCE ON REAL-TIME SYSTEMS (ECRTS 2014), 2014, : 189 - 198
  • [18] A Hardware and Thermal Analysis of DVFS in a Multi-Core System with Hybrid WNoC Architecture
    Gade, Harsha
    Mondal, Hemanta Kumar
    Deb, Sujay
    [J]. 2015 28TH INTERNATIONAL CONFERENCE ON VLSI DESIGN (VLSID), 2015, : 117 - 122
  • [19] Heterogeneous Multi-Core SOC Architecture for MPEG Decoding
    Liu Feng
    Wang Chao
    Zhang Dong
    [J]. 2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 2180 - 2183
  • [20] Energy Optimization and Fault Tolerance to Embedded System based on Adaptive Heterogeneous Multi-core Hardware Architecture
    Liu, Xing
    Liu, Panwen
    Yan, Xin
    Zou, Chengming
    Xia, Ruoshi
    Zhou, Haiying
    Hou, Kun Mean
    de Vaulx, Christophe
    [J]. 2018 IEEE 18TH INTERNATIONAL CONFERENCE ON SOFTWARE QUALITY, RELIABILITY AND SECURITY COMPANION (QRS-C), 2018, : 316 - 323