MULTI-CORE SOFTWARE ARCHITECTURE FOR THE SCALABLE HEVC DECODER

被引:0
|
作者
Hamidouche, Wassim [1 ]
Raulet, Mickael [1 ]
Deforges, Olivier [1 ]
机构
[1] UEB, UMR 6164, IETR INSA, F-35708 Rennes, France
关键词
HEVC; Scalable HEVC; High level parallel processing and wavefront parallel processing; VIDEO CODING EXTENSION;
D O I
暂无
中图分类号
O42 [声学];
学科分类号
070206 ; 082403 ;
摘要
The scalable high efficiency video coding (SHVC) standard aims to provide features of temporal, spatial and quality scalability. In this paper we investigate a pipeline and parallel software architecture for the SHVC decoder. The proposed architecture is based on the OpenHEVC software which implements the high efficiency video coding (HEVC) decoder. The architecture of the SHVC decoder enables two levels of parallelism. The first level decodes the base layer and the enhancement layers in parallel. The second level of parallelism performs the decoding of both the base layer and enhancement layers in parallel through the HEVC high level parallel processing solutions, including tile and wavefront. Up to the best of our knowledge, it is the first real time and parallel software implementation of the SHVC decoder. On an Intel Xeon processor running at 3.2 GHz, the SHVC decoder reaches the decoding of 1600p enhancement layer at 40 fps for x1.5 spatial scalability with using six concurent threads.
引用
收藏
页数:5
相关论文
共 50 条
  • [21] Hardware/Software Co-reconfigurable Instruction Decoder for Adaptive Multi-core DSP Architectures
    Yong-Kyu Jung
    [J]. Journal of Signal Processing Systems, 2011, 62 : 273 - 285
  • [22] A high-performance and scalable multi-core aware software solution for network monitoring
    Mahdi Dashtbozorgi
    Mohammad Abdollahi Azgomi
    [J]. The Journal of Supercomputing, 2012, 59 : 720 - 743
  • [23] A high-performance and scalable multi-core aware software solution for network monitoring
    Dashtbozorgi, Mahdi
    Azgomi, Mohammad Abdollahi
    [J]. JOURNAL OF SUPERCOMPUTING, 2012, 59 (02): : 720 - 743
  • [24] Parallelizing and optimizing neural Encoder-Decoder models without padding on multi-core architecture
    Qiao, Yuchen
    Hashimoto, Kazuma
    Eriguchi, Akiko
    Wang, Haixia
    Wang, Dongsheng
    Tsuruoka, Yoshimasa
    Taura, Kenjiro
    [J]. FUTURE GENERATION COMPUTER SYSTEMS-THE INTERNATIONAL JOURNAL OF ESCIENCE, 2020, 108 : 1206 - 1213
  • [25] Beyond Gbps Turbo Decoder on Multi-Core CPUs
    Cassagne, Adrien
    Tonnellier, Hibaud
    Leroux, Camille
    Le Gal, Bertrand
    Aumage, Olivier
    Barthou, Denis
    [J]. 2016 9TH INTERNATIONAL SYMPOSIUM ON TURBO CODES AND ITERATIVE INFORMATION PROCESSING (ISTC), 2016, : 136 - 140
  • [26] Scalable and Flexible heterogeneous multi-core system
    Jain, Rashmi A.
    Padole, Dinesh V.
    [J]. INTERNATIONAL JOURNAL OF ADVANCED COMPUTER SCIENCE AND APPLICATIONS, 2012, 3 (12) : 174 - 179
  • [27] Software Engineering for Multi-core Platforms
    Arbab, Farhad
    Jongmans, Sung-Shik
    [J]. ERCIM NEWS, 2012, (91): : 25 - 26
  • [28] A Multi-core Architecture for Video Streaming
    Li, Jun
    Chen, Jun
    Li, Mingzhe
    Wang, Lingfang
    Ni, Hong
    [J]. INFORMATION TECHNOLOGY APPLICATIONS IN INDUSTRY II, PTS 1-4, 2013, 411-414 : 960 - 965
  • [29] Multi-Core Architecture for Video Decoding
    Lee, Jae-Jin
    Byun, KyungJin
    Eum, NakWoong
    [J]. 2012 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2012, : 25 - 28
  • [30] A parallel HEVC encoder scheme based on Multi-core platform
    Jun, Shu
    Dong, Hu
    [J]. PROCEEDINGS OF THE 2015 4TH NATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS AND COMPUTER ENGINEERING ( NCEECE 2015), 2016, 47 : 375 - 381