Design & Analysis of Asynchronous (Clockless) Circuits and Implementation using Mentor Graphics ASIC Design Tools

被引:0
|
作者
Bhatti, Muhammad Kamran [1 ]
Nawaz, Behlol [1 ]
Soomro, Abdul Majeed [1 ]
机构
[1] Minist Sci & Technol, Natl Inst Elect, Islamabad, Pakistan
关键词
Asynchronous; ASIC; Circuit design;
D O I
10.1109/c-code.2019.8680988
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Low power consumption is always a goal in the design and manufacture of digital circuits. It allows increases in performance, stability, better operational costs and overall battery time among other benefits. Many low power design techniques have been proposed in the past for clocked designs. However, the clock itself is a major element which consumes power and produces heat. The latest trend in low power design approach is to eliminate the clock source from the architecture as it consumes most of the power. This is known as asynchronous design. The prime focus of this study was to utilize existing ASIC design tools for design and analysis of asynchronous circuits. The circuits are implemented with the help of a hardware description language (HDL) using Delay Insensitive Minterm Synthesis (DIMS) technique and simulated using Mentor Graphics ModelSim. Four phase, dual-rail asynchronous design protocol is used. The results showed that four phase, dual-rail clockless circuits using Muller-C element are easy to implement through HDL language using DIMS technique, because it is simple for synthesis of dual rail functional blocks and the advantage is that the designs are strong condition Quasi Delay Insensitive (QDI). Furthermore it has been established that an existing ASIC design tool flow can be used to design clockless circuits on a larger scale.
引用
收藏
页码:243 / 246
页数:4
相关论文
共 50 条
  • [31] The design and implementation of a block cipher ASIC
    Jiang, AP
    Sheng, SM
    Fu, YL
    Liu, Y
    Ji, LJ
    2001 4TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, 2001, : 344 - 347
  • [32] ASIC design and implementation for abacus calculator
    Han, Y
    Liu, J
    Wu, MY
    CHINESE JOURNAL OF ELECTRONICS, 2002, 11 (04): : 466 - 468
  • [33] Design and implementation of FPGA configuration logic block using asynchronous semi-static NCL circuits
    Dugganapally, Indira P.
    Al-Assadi, Waleed K.
    Pillai, Vijay
    Smith, Scott
    2008 IEEE REGION 5 CONFERENCE, 2008, : 289 - +
  • [34] Design and test of asynchronous eSFQ circuits
    Vernik, I. V.
    Kaplan, S. B.
    Volkmann, M. H.
    Dotsenko, A. V.
    Fourie, C. J.
    Mukhanov, O. A.
    SUPERCONDUCTOR SCIENCE & TECHNOLOGY, 2014, 27 (04):
  • [35] Asynchronous circuits: better power by design
    Lines, A
    EDN, 2003, 48 (10) : 79 - +
  • [36] RECENT DEVELOPMENTS IN THE DESIGN OF ASYNCHRONOUS CIRCUITS
    BRZOZOWSKI, JA
    EBERGEN, JC
    LECTURE NOTES IN COMPUTER SCIENCE, 1989, 380 : 79 - 94
  • [38] Methodologies for efficient asynchronous circuits design
    Li, SH
    PROCEEDINGS OF THE TWENTY-NINTH SOUTHEASTERN SYMPOSIUM ON SYSTEM THEORY, 1997, : 154 - 158
  • [39] Design and evaluation of PCA hardware using pure asynchronous circuits
    Nakada, Hiroshi
    Ito, Hideyuki
    Konishi, Ryusuke
    NTT R and D, 2000, 49 (09): : 518 - 526
  • [40] COHERENT DESIGN OF ASYNCHRONOUS CIRCUITS.
    Vingron, P.
    1600, (130):