Design & Analysis of Asynchronous (Clockless) Circuits and Implementation using Mentor Graphics ASIC Design Tools

被引:0
|
作者
Bhatti, Muhammad Kamran [1 ]
Nawaz, Behlol [1 ]
Soomro, Abdul Majeed [1 ]
机构
[1] Minist Sci & Technol, Natl Inst Elect, Islamabad, Pakistan
关键词
Asynchronous; ASIC; Circuit design;
D O I
10.1109/c-code.2019.8680988
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Low power consumption is always a goal in the design and manufacture of digital circuits. It allows increases in performance, stability, better operational costs and overall battery time among other benefits. Many low power design techniques have been proposed in the past for clocked designs. However, the clock itself is a major element which consumes power and produces heat. The latest trend in low power design approach is to eliminate the clock source from the architecture as it consumes most of the power. This is known as asynchronous design. The prime focus of this study was to utilize existing ASIC design tools for design and analysis of asynchronous circuits. The circuits are implemented with the help of a hardware description language (HDL) using Delay Insensitive Minterm Synthesis (DIMS) technique and simulated using Mentor Graphics ModelSim. Four phase, dual-rail asynchronous design protocol is used. The results showed that four phase, dual-rail clockless circuits using Muller-C element are easy to implement through HDL language using DIMS technique, because it is simple for synthesis of dual rail functional blocks and the advantage is that the designs are strong condition Quasi Delay Insensitive (QDI). Furthermore it has been established that an existing ASIC design tool flow can be used to design clockless circuits on a larger scale.
引用
收藏
页码:243 / 246
页数:4
相关论文
共 50 条
  • [21] DESIGN-FOR-TEST METHODOLOGIES AND TOOLS FOR ASIC DESIGN
    STRICKLAND, T
    ELECTRONIC PRODUCTS MAGAZINE, 1995, 38 (01): : 25 - &
  • [22] A Tool Set for the Design of Asynchronous Circuits with Bundled-data Implementation
    Iizuka, Minoru
    Hamada, Naohiro
    Saito, Hiroshi
    Yamaguchi, Ryoichi
    Yoshinaga, Minoru
    2011 IEEE 29TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2011, : 78 - 83
  • [23] ASIC DESIGN TOOLS ZERO IN ON TESTABILITY
    DESENA, A
    COMPUTER DESIGN, 1988, 27 (14): : 92 - 93
  • [24] CASE TOOLS HARNESSED FOR ASIC DESIGN
    WILLIAMS, T
    COMPUTER DESIGN, 1994, 33 (01): : 21 - 21
  • [25] INTEGRATING AND ENHANCING TOOLS FOR ASIC DESIGN USING MOSIS FABRICATION
    NEWPORT, DF
    BRITTON, CL
    ALLEY, GT
    BRYAN, WL
    EMERY, MS
    ERICSON, MN
    BRASHEAR, HR
    BOULDIN, DW
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1990, 37 (02) : 370 - 373
  • [26] Mentor graphics makes news at design automation conference
    New Electronics, 1995, 28 (12):
  • [27] A simple methodology of designing asynchronous circuits using commercial IC design tools and standard library cells
    Chong, Kwen-Siong
    Gwee, Bah-Hwee
    Chang, Joseph S.
    2007 INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS, VOLS 1 AND 2, 2007, : 176 - 179
  • [28] Automatic Electro-Thermal Analysis in Mentor Graphics PCB Design System
    Petrosjanc, K. O.
    Kozynko, P. A.
    14TH INTERNATIONAL WORKSHOP ON THERMAL INVESTIGATION OF ICS AND SYSTEMS, 2008, : 76 - 79
  • [29] A Floorplan Method for ASIC Designs of Asynchronous Circuits with Bundled-data Implementation
    Iizuka, Minoru
    Saito, Hiroshi
    2013 IEEE 11TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2013,
  • [30] Design and Implementation of Pipelined DRR ASIC
    Hsiao, Yi-Mao
    Chen, Ming-Jen
    Chen, Yier
    Chu, Yuan-Sun
    Wu, Cheng-Shong
    2008 14TH ASIA-PACIFIC CONFERENCE ON COMMUNICATIONS, (APCC), VOLS 1 AND 2, 2008, : 483 - 486