Design & Analysis of Asynchronous (Clockless) Circuits and Implementation using Mentor Graphics ASIC Design Tools

被引:0
|
作者
Bhatti, Muhammad Kamran [1 ]
Nawaz, Behlol [1 ]
Soomro, Abdul Majeed [1 ]
机构
[1] Minist Sci & Technol, Natl Inst Elect, Islamabad, Pakistan
关键词
Asynchronous; ASIC; Circuit design;
D O I
10.1109/c-code.2019.8680988
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Low power consumption is always a goal in the design and manufacture of digital circuits. It allows increases in performance, stability, better operational costs and overall battery time among other benefits. Many low power design techniques have been proposed in the past for clocked designs. However, the clock itself is a major element which consumes power and produces heat. The latest trend in low power design approach is to eliminate the clock source from the architecture as it consumes most of the power. This is known as asynchronous design. The prime focus of this study was to utilize existing ASIC design tools for design and analysis of asynchronous circuits. The circuits are implemented with the help of a hardware description language (HDL) using Delay Insensitive Minterm Synthesis (DIMS) technique and simulated using Mentor Graphics ModelSim. Four phase, dual-rail asynchronous design protocol is used. The results showed that four phase, dual-rail clockless circuits using Muller-C element are easy to implement through HDL language using DIMS technique, because it is simple for synthesis of dual rail functional blocks and the advantage is that the designs are strong condition Quasi Delay Insensitive (QDI). Furthermore it has been established that an existing ASIC design tool flow can be used to design clockless circuits on a larger scale.
引用
收藏
页码:243 / 246
页数:4
相关论文
共 50 条
  • [41] DESIGN OF ASYNCHRONOUS MULTILEVEL SEQUENTIAL CIRCUITS
    DUNCAN, FG
    ZISSOS, D
    PROCEEDINGS OF THE INSTITUTION OF ELECTRICAL ENGINEERS-LONDON, 1972, 119 (02): : 133 - &
  • [42] DESIGNING A GRAPHICS ACCELERATOR USING CAE DESIGN TOOLS.
    Mirabella, Richard
    Stout, Ted
    New Electronics, 1985, 18 (14): : 43 - 44
  • [43] Cooperative Asynchronous Multichannel MAC: Design, Analysis, and Implementation
    Luo, Tie
    Motani, Mehul
    Srinivasan, Vikram
    IEEE TRANSACTIONS ON MOBILE COMPUTING, 2009, 8 (03) : 338 - 352
  • [44] Analysis tools can't design analog circuits
    Mancini, R
    EDN, 1999, 44 (04) : 26 - 26
  • [45] Scanning test synthesis tools for asic design
    Aitken, Rob, 1600, Findlay Publ Ltd, Horton Kirby, United Kingdom (27):
  • [46] BUYERS GUIDE TO ASICS AND ASIC DESIGN TOOLS
    不详
    COMPUTER DESIGN, 1987, 26 (15): : 67 - &
  • [47] ASIC DESIGN TOOLS EASE SIMULATION BOTTLENECKS
    NASS, R
    ELECTRONIC DESIGN, 1989, 37 (15) : 101 - 101
  • [48] LEADING-EDGE ASIC DESIGN - TOOLS PACE ASIC ADVANCES
    GOERING, R
    HIGH PERFORMANCE SYSTEMS-THE MAGAZINE FOR TECHNOLOGY CHAMPIONS, 1990, 11 (05): : 16 - +
  • [49] Implementation of a graphics design framework on the web
    Xie, XY
    Wang, H
    Huang, ZY
    EIGHTH PACIFIC CONFERENCE ON COMPUTER GRAPHICS AND APPLICATIONS, PROCEEDINGS, 2000, : 421 - 422
  • [50] Asynchronous design by conversion: Converting synchronous circuits into asynchronous ones
    Branover, A
    Kol, R
    Ginosar, R
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2004, : 870 - 875