共 50 条
- [1] A low-power 2.1 GHz 32-bit carry lookahead adder using Dual Path All-N-Logic [J]. 2002 45TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, CONFERENCE PROCEEDINGS, 2002, : 298 - 301
- [2] A low-power 1.85 GHz 32-bit carry lookahead adder using Dual Path All-N-logic [J]. 2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 781 - 784
- [3] A 1.25 GHz 32-bit tree-structured carry lookahead adder using modified ANT logic [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-FUNDAMENTAL THEORY AND APPLICATIONS, 2003, 50 (09): : 1208 - 1216
- [4] An improved 32-bit Carry-Lookahead Adder with Conditional Carry-Selection [J]. ICCSSE 2009: PROCEEDINGS OF 2009 4TH INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE & EDUCATION, 2009, : 1911 - 1913
- [5] Enhanced 32-bit carry lookahead adder using multiple output enable-disable CMOS differential logic [J]. SBCCI2004:17TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS, 2004, : 181 - 185
- [6] A 1.2V 500MHz 32-bit carry-lookahead adder [J]. ICECS 2001: 8TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-III, CONFERENCE PROCEEDINGS, 2001, : 765 - 768
- [8] Numerical Model for 32-Bit Magnonic Ripple Carry Adder [J]. IEEE Transactions on Emerging Topics in Computing, 2023, 11 (03): : 679 - 688
- [10] Delay efficient 32-bit carry-skip adder [J]. 2006 13TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3, 2006, : 506 - 509