A 32-bit carry lookahead adder using dual-path all-N logic

被引:18
|
作者
Yang, G [1 ]
Jung, SO
Baek, KH
Kim, SH
Kim, S
Kang, SM
机构
[1] Nvidia Corp, Santa Clara, CA 95050 USA
[2] Qualcomm Inc, San Diego, CA 92121 USA
[3] Rockwell Sci, Thousand Oaks, CA 91360 USA
[4] Korea Univ, Seoul 136701, South Korea
[5] Univ Calif Santa Cruz, Santa Cruz, CA 95064 USA
关键词
CMOs; dynamic-logic circuit; high performance; low-power design;
D O I
10.1109/TVLSI.2005.853605
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We have developed dual path all-N logic (DPANL) and applied it to 32-bit adder design for higher performance. The speed is significantly enhanced due to reduced capacitance at each evaluation node of dynamic circuits. The power saving is achieved due to reduced adder cell size and minimal race problem. Post-layout simulation results show that this adder can operate at frequencies up to 1.85 GHz for 0.35-mu m 1P4M CMOS technology and is 32.4% faster than the adder using all-N transistor (ANT). It also consumes 29.2% less power than the ANT adder. A 0.35-mu m CMOS chip has been fabricated and tested to verify the functionality and performance of the DPANL adder on silicon.
引用
收藏
页码:992 / 996
页数:5
相关论文
共 50 条
  • [1] A low-power 2.1 GHz 32-bit carry lookahead adder using Dual Path All-N-Logic
    Ge, Y
    Jung, SO
    Kim, SH
    Kang, SM
    [J]. 2002 45TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, CONFERENCE PROCEEDINGS, 2002, : 298 - 301
  • [2] A low-power 1.85 GHz 32-bit carry lookahead adder using Dual Path All-N-logic
    Yang, G
    Jung, SO
    Baek, KH
    Kim, SH
    Kim, S
    Kang, SM
    [J]. 2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 781 - 784
  • [3] A 1.25 GHz 32-bit tree-structured carry lookahead adder using modified ANT logic
    Wang, CC
    Tseng, YL
    Lee, PM
    Lee, RC
    Huang, CJ
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-FUNDAMENTAL THEORY AND APPLICATIONS, 2003, 50 (09): : 1208 - 1216
  • [4] An improved 32-bit Carry-Lookahead Adder with Conditional Carry-Selection
    Chen Ping-hua
    Zhao Juan
    Xie Guo-bo
    Li Yi-jun
    [J]. ICCSSE 2009: PROCEEDINGS OF 2009 4TH INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE & EDUCATION, 2009, : 1911 - 1913
  • [5] Enhanced 32-bit carry lookahead adder using multiple output enable-disable CMOS differential logic
    Osorio, MCB
    Sampaio, CA
    Reis, AI
    Ribas, RP
    [J]. SBCCI2004:17TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS, 2004, : 181 - 185
  • [6] A 1.2V 500MHz 32-bit carry-lookahead adder
    Cheng, KH
    Lee, WS
    Huang, YC
    [J]. ICECS 2001: 8TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-III, CONFERENCE PROCEEDINGS, 2001, : 765 - 768
  • [7] A 32-Bit Ripple-Ling Hybrid Carry Adder
    Shang, Ning
    Wang, Zhou
    Liu, Ruikang
    Huang, Yizhou
    Zhang, Yin
    He, Zhangqing
    Wan, Meilin
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2024, 71 (06) : 2709 - 2722
  • [8] Numerical Model for 32-Bit Magnonic Ripple Carry Adder
    Garlando, Umberto
    Wang, Qi
    Dobrovolskiy, Oleksandr V.
    Chumak, Andrii V.
    Riente, Fabrizio
    [J]. IEEE Transactions on Emerging Topics in Computing, 2023, 11 (03): : 679 - 688
  • [9] Delay Efficient 32-Bit Carry-Skip Adder
    Lin, Yu Shen
    Radhakrishnan, Damu
    [J]. VLSI DESIGN, 2008,
  • [10] Delay efficient 32-bit carry-skip adder
    Lin, Yu Shen
    Radhakrishnan, Darnu
    [J]. 2006 13TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3, 2006, : 506 - 509