A high-speed low-complexity two-parallel radix-24 FFT/IFFT processor for UWB applications

被引:9
|
作者
Lee, Hanho [1 ]
Shin, Minhyeok [1 ]
机构
[1] Inha Univ, Sch Informat & Commun Engn, Inchon 402751, South Korea
关键词
D O I
10.1109/ASSCC.2007.4425686
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a high-speed, low-complexity two data-path 128-point radix-2(4) FFT/IFFT processor for MB-OFDM ultrawideband (UWB) systems. The proposed FFT processor uses a method for compensating the truncation error of fixed-with Booth multipliers with Dadda reduction network, which keep the input and output the 8-bit width. This method leads to reduction of truncation errors compared with direct-truncated multipliers. It provides lower hardware complexity and high throughput with almost same SQNR compared with direct-truncated Booth multipliers. The proposed FFT/IFFT processor has been designed and implemented with 0.18-mu m CMOS technology in a supply voltage of 1.8 V. The proposed two-parallel FFT/IFFT processor has a throughput rate of up to 900 Msample/s at 450 MHz while requiring much smaller hardware complexity.
引用
下载
收藏
页码:284 / 287
页数:4
相关论文
共 50 条
  • [1] A high-speed two-parallel radix-24 FFT/IFFT processor for MB-OFDM UWB systems
    Lee, Jeesung
    Lee, Hanho
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2008, E91A (04) : 1206 - 1211
  • [2] A high-speed four-parallel radix-24 FFT/IFFT processor for UWB applications
    Shin, Minhyeok
    Lee, Hanho
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 960 - 963
  • [3] A high-speed, low-complexity Radix-24 FFT processor for MB-OFDM UWB systems
    Lee, Jeesung
    Lee, Hanho
    Cho, Sang-in
    Choi, Sang-Sung
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 4719 - +
  • [4] Implementation of a high-speed and low-complexity FFT processor for UWB system
    Qiao Shushan
    Hei Yong
    Wu Bin
    Zhou Yumei
    CHINESE JOURNAL OF ELECTRONICS, 2007, 16 (04): : 623 - 626
  • [5] Design and implementation of high speed, low complexity FFT/IFFT processor using modified mixed radix-24–22-23 algorithm for high data rate applications
    Arun C.A.
    Sahayasheela M.
    Gnanaguru G.
    International Journal of Information Technology, 2023, 15 (1) : 161 - 168
  • [6] A High-Speed Low-Complexity Modified Radix-25 FFT Processor for Gigabit WPAN Applications
    Cho, Taesang
    Lee, Hanho
    Park, Jounsup
    Park, Chulgyun
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 1259 - 1262
  • [7] A High-Speed Low-Complexity Modified Radix-25 FFT Processor for High Rate WPAN Applications
    Cho, Taesang
    Lee, Hanho
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (01) : 187 - 191
  • [8] High Speed FFT Processor Design using Radix-24 Pipelined Architecture
    Badar, Swapnil
    Dandekar, D. R.
    2015 INTERNATIONAL CONFERENCE ON INDUSTRIAL INSTRUMENTATION AND CONTROL (ICIC), 2015, : 1050 - 1055
  • [9] Design of low power and high speed FFT/IFFT processor for UWB system
    State Key Lab. of ASIC and System Micro-/Nano-Electronics Science and Technology Innovation Platform, Fudan University, Shanghai 201203, China
    Tongxin Xuebao/Journal on Communications, 2008, 29 (09): : 40 - 45
  • [10] A High Performance Four-Parallel 128/64-point Radix-24 FFT/IFFT Processor for MIMO-OFDM Systems
    Liu, Hang
    Lee, Hanho
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 834 - 837