A High-Speed Low-Complexity Modified Radix-25 FFT Processor for High Rate WPAN Applications

被引:45
|
作者
Cho, Taesang [1 ]
Lee, Hanho [1 ]
机构
[1] Inha Univ, Dept Informat & Commun Engn, Inchon 402751, South Korea
关键词
Fast Fourier transform (FFT); modified radix-2(5); orthogonal frequency-division multiplexing (OFDM); wireless personal area network (WPAN); FFT/IFFT PROCESSOR;
D O I
10.1109/TVLSI.2011.2182068
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a high-speed low-complexity modified radix - 2(5) 512-point fast Fourier transform (FFT) processor using an eight data-path pipelined approach for high rate wireless personal area network applications. A novel modified radix - 2(5) FFT algorithm that reduces the hardware complexity is proposed. This method can reduce the number of complex multiplications and the size of the twiddle factor memory. It also uses a complex constant multiplier instead of a complex Booth multiplier. The proposed FFT processor achieves a signal-to-quantization noise ratio of 35 dB at 12 bit internal word length. The proposed processor has been designed and implemented using 90-nm CMOS technology with a supply voltage of 1.2 V. The results demonstrate that the total gate count of the proposed FFT processor is 290 K. Furthermore, the highest throughput rate is up to 2.5 GS/s at 310 MHz while requiring much less hardware complexity.
引用
收藏
页码:187 / 191
页数:5
相关论文
共 50 条
  • [1] A High-Speed Low-Complexity Modified Radix-25 FFT Processor for Gigabit WPAN Applications
    Cho, Taesang
    Lee, Hanho
    Park, Jounsup
    Park, Chulgyun
    [J]. 2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 1259 - 1262
  • [2] High Performance and Low Power Modified Radix-25 FFT Architecture for High Rate WPAN Application
    Pushparaj, B.
    Paramasivam, C.
    [J]. 2013 INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN VLSI, EMBEDDED SYSTEM, NANO ELECTRONICS AND TELECOMMUNICATION SYSTEM (ICEVENT 2013), 2013,
  • [3] A high-speed low-complexity two-parallel radix-24 FFT/IFFT processor for UWB applications
    Lee, Hanho
    Shin, Minhyeok
    [J]. 2007 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 284 - 287
  • [4] Implementation of a high-speed and low-complexity FFT processor for UWB system
    Qiao Shushan
    Hei Yong
    Wu Bin
    Zhou Yumei
    [J]. CHINESE JOURNAL OF ELECTRONICS, 2007, 16 (04): : 623 - 626
  • [5] A high-speed, low-complexity Radix-24 FFT processor for MB-OFDM UWB systems
    Lee, Jeesung
    Lee, Hanho
    Cho, Sang-in
    Choi, Sang-Sung
    [J]. 2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 4719 - +
  • [6] High-Speed Low-Complexity Elliptic Curve Cryptographic Processor
    Tuy Tan Nguyen
    Lee, Hanho
    [J]. 2015 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2015, : 265 - 266
  • [7] Design and implementation of high speed, low complexity FFT/IFFT processor using modified mixed radix-24–22-23 algorithm for high data rate applications
    Arun C.A.
    Sahayasheela M.
    Gnanaguru G.
    [J]. International Journal of Information Technology, 2023, 15 (1) : 161 - 168
  • [8] HIGH-SPEED FFT PROCESSOR
    ALI, ZM
    [J]. IEEE TRANSACTIONS ON COMMUNICATIONS, 1978, 26 (05) : 690 - 696
  • [9] A high-speed four-parallel radix-24 FFT/IFFT processor for UWB applications
    Shin, Minhyeok
    Lee, Hanho
    [J]. PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 960 - 963
  • [10] Low-complexity high-speed decimation filters
    Gao, YH
    Jia, LH
    Tenhunen, H
    [J]. ISIC-99: 8TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS, DEVICES & SYSTEMS, PROCEEDINGS, 1999, : 122 - 125